blob: c292c258c67a5ad3611ed7a5541c3b3a0c656b06 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dirk Eibach50dcf892014-11-13 19:21:18 +01002/*
3 * (C) Copyright 2014
Mario Sixd38826a2018-03-06 08:04:58 +01004 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
Dirk Eibach50dcf892014-11-13 19:21:18 +01005 *
Dirk Eibach50dcf892014-11-13 19:21:18 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
15#define CONFIG_MPC83xx 1 /* MPC83xx family */
16#define CONFIG_MPC830x 1 /* MPC830x family */
17#define CONFIG_MPC8308 1 /* MPC8308 CPU specific */
18#define CONFIG_HRCON 1 /* HRCON board specific */
19
Dirk Eibach50dcf892014-11-13 19:21:18 +010020#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Dirk Eibach50dcf892014-11-13 19:21:18 +010021
Dirk Eibach50dcf892014-11-13 19:21:18 +010022/*
23 * System Clock Setup
24 */
25#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
26#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
27
28/*
29 * Hardware Reset Configuration Word
30 * if CLKIN is 66.66MHz, then
31 * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
32 * We choose the A type silicon as default, so the core is 400Mhz.
33 */
34#define CONFIG_SYS_HRCW_LOW (\
35 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
36 HRCWL_DDR_TO_SCB_CLK_2X1 |\
37 HRCWL_SVCOD_DIV_2 |\
38 HRCWL_CSB_TO_CLKIN_4X1 |\
39 HRCWL_CORE_TO_CSB_3X1)
40/*
41 * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
42 * in 8308's HRCWH according to the manual, but original Freescale's
43 * code has them and I've expirienced some problems using the board
44 * with BDI3000 attached when I've tried to set these bits to zero
45 * (UART doesn't work after the 'reset run' command).
46 */
47#define CONFIG_SYS_HRCW_HIGH (\
48 HRCWH_PCI_HOST |\
49 HRCWH_PCI1_ARBITER_ENABLE |\
50 HRCWH_CORE_ENABLE |\
51 HRCWH_FROM_0XFFF00100 |\
52 HRCWH_BOOTSEQ_DISABLE |\
53 HRCWH_SW_WATCHDOG_DISABLE |\
54 HRCWH_ROM_LOC_LOCAL_16BIT |\
55 HRCWH_RL_EXT_LEGACY |\
56 HRCWH_TSEC1M_IN_RGMII |\
57 HRCWH_TSEC2M_IN_RGMII |\
58 HRCWH_BIG_ENDIAN)
59
60/*
61 * System IO Config
62 */
63#define CONFIG_SYS_SICRH (\
64 SICRH_ESDHC_A_SD |\
65 SICRH_ESDHC_B_SD |\
66 SICRH_ESDHC_C_SD |\
67 SICRH_GPIO_A_GPIO |\
68 SICRH_GPIO_B_GPIO |\
69 SICRH_IEEE1588_A_GPIO |\
70 SICRH_USB |\
71 SICRH_GTM_GPIO |\
72 SICRH_IEEE1588_B_GPIO |\
73 SICRH_ETSEC2_GPIO |\
74 SICRH_GPIOSEL_1 |\
75 SICRH_TMROBI_V3P3 |\
76 SICRH_TSOBI1_V2P5 |\
77 SICRH_TSOBI2_V2P5) /* 0x0037f103 */
78#define CONFIG_SYS_SICRL (\
79 SICRL_SPI_PF0 |\
80 SICRL_UART_PF0 |\
81 SICRL_IRQ_PF0 |\
82 SICRL_I2C2_PF0 |\
83 SICRL_ETSEC1_GTX_CLK125) /* 0x00000000 */
84
85/*
86 * IMMR new address
87 */
88#define CONFIG_SYS_IMMR 0xE0000000
89
90/*
91 * SERDES
92 */
93#define CONFIG_FSL_SERDES
94#define CONFIG_FSL_SERDES1 0xe3000
95
96/*
97 * Arbiter Setup
98 */
99#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
100#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
101#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
102
103/*
104 * DDR Setup
105 */
106#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
107#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
108#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
109#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
110#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
111 | DDRCDR_PZ_LOZ \
112 | DDRCDR_NZ_LOZ \
113 | DDRCDR_ODT \
114 | DDRCDR_Q_DRN)
115 /* 0x7b880001 */
116/*
117 * Manually set up DDR parameters
118 * consist of one chip NT5TU64M16HG from NANYA
119 */
120
121#define CONFIG_SYS_DDR_SIZE 128 /* MB */
122
123#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
124#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
125 | CSCONFIG_ODT_RD_NEVER \
126 | CSCONFIG_ODT_WR_ONLY_CURRENT \
127 | CSCONFIG_BANK_BIT_3 \
128 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
129 /* 0x80010102 */
130#define CONFIG_SYS_DDR_TIMING_3 0
131#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
132 | (0 << TIMING_CFG0_WRT_SHIFT) \
133 | (0 << TIMING_CFG0_RRT_SHIFT) \
134 | (0 << TIMING_CFG0_WWT_SHIFT) \
135 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
136 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
137 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
138 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
139 /* 0x00260802 */
140#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
141 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
142 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
143 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
144 | (9 << TIMING_CFG1_REFREC_SHIFT) \
145 | (2 << TIMING_CFG1_WRREC_SHIFT) \
146 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
147 | (2 << TIMING_CFG1_WRTORD_SHIFT))
148 /* 0x26279222 */
149#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
150 | (4 << TIMING_CFG2_CPO_SHIFT) \
151 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
152 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
153 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
154 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
155 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
156 /* 0x021848c5 */
157#define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
158 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
159 /* 0x08240100 */
160#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
161 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
162 | SDRAM_CFG_DBW_16)
163 /* 0x43100000 */
164
165#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
166#define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
167 | (0x0242 << SDRAM_MODE_SD_SHIFT))
168 /* ODT 150ohm CL=4, AL=0 on SDRAM */
169#define CONFIG_SYS_DDR_MODE2 0x00000000
170
171/*
172 * Memory test
173 */
174#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
175#define CONFIG_SYS_MEMTEST_END 0x07f00000
176
177/*
178 * The reserved memory
179 */
180#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
181
182#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
183#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
184
185/*
186 * Initial RAM Base Address Setup
187 */
188#define CONFIG_SYS_INIT_RAM_LOCK 1
189#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
190#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
191#define CONFIG_SYS_GBL_DATA_OFFSET \
192 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
193
194/*
195 * Local Bus Configuration & Clock Setup
196 */
197#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
198#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
199#define CONFIG_SYS_LBC_LBCR 0x00040000
200
201/*
202 * FLASH on the Local Bus
203 */
204#if 1
205#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
206#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
207#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
208#define CONFIG_FLASH_CFI_LEGACY
209#define CONFIG_SYS_FLASH_LEGACY_512Kx16
Dirk Eibach50dcf892014-11-13 19:21:18 +0100210#endif
211
212#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
213#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
214#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
215
216/* Window base at flash base */
217#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
218#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
219
220#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
221 | BR_PS_16 /* 16 bit port */ \
222 | BR_MS_GPCM /* MSEL = GPCM */ \
223 | BR_V) /* valid */
224#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
225 | OR_UPM_XAM \
226 | OR_GPCM_CSNT \
227 | OR_GPCM_ACS_DIV2 \
228 | OR_GPCM_XACS \
229 | OR_GPCM_SCY_15 \
230 | OR_GPCM_TRLX_SET \
231 | OR_GPCM_EHTR_SET)
232
233#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
234#define CONFIG_SYS_MAX_FLASH_SECT 135
235
236#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
237#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
238
239/*
240 * FPGA
241 */
242#define CONFIG_SYS_FPGA0_BASE 0xE0600000
243#define CONFIG_SYS_FPGA0_SIZE 1 /* FPGA size is 1M */
244
245/* Window base at FPGA base */
246#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_FPGA0_BASE
247#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_1MB)
248
249#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FPGA0_BASE \
250 | BR_PS_16 /* 16 bit port */ \
251 | BR_MS_GPCM /* MSEL = GPCM */ \
252 | BR_V) /* valid */
253#define CONFIG_SYS_OR1_PRELIM (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
254 | OR_UPM_XAM \
255 | OR_GPCM_CSNT \
256 | OR_GPCM_ACS_DIV2 \
257 | OR_GPCM_XACS \
258 | OR_GPCM_SCY_15 \
259 | OR_GPCM_TRLX_SET \
260 | OR_GPCM_EHTR_SET)
261
262#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
263#define CONFIG_SYS_FPGA_DONE(k) 0x0010
264
265#define CONFIG_SYS_FPGA_COUNT 1
266
267#define CONFIG_SYS_MCLINK_MAX 3
268
269#define CONFIG_SYS_FPGA_PTR \
270 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
271
272/*
273 * Serial Port
274 */
Dirk Eibach50dcf892014-11-13 19:21:18 +0100275#define CONFIG_SYS_NS16550_SERIAL
276#define CONFIG_SYS_NS16550_REG_SIZE 1
277#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
278
279#define CONFIG_SYS_BAUDRATE_TABLE \
280 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
281
282#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
283#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
284
Dirk Eibach50dcf892014-11-13 19:21:18 +0100285/* Pass open firmware flat tree */
Dirk Eibach50dcf892014-11-13 19:21:18 +0100286
287/* I2C */
288#define CONFIG_SYS_I2C
289#define CONFIG_SYS_I2C_FSL
290#define CONFIG_SYS_FSL_I2C_SPEED 400000
291#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
292#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
293
294#define CONFIG_PCA953X /* NXP PCA9554 */
295#define CONFIG_PCA9698 /* NXP PCA9698 */
296
297#define CONFIG_SYS_I2C_IHS
298#define CONFIG_SYS_I2C_IHS_CH0
299#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
300#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
301#define CONFIG_SYS_I2C_IHS_CH1
302#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
303#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
304#define CONFIG_SYS_I2C_IHS_CH2
305#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
306#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
307#define CONFIG_SYS_I2C_IHS_CH3
308#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
309#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
310
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100311#ifdef CONFIG_HRCON_DH
312#define CONFIG_SYS_I2C_IHS_DUAL
313#define CONFIG_SYS_I2C_IHS_CH0_1
314#define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
315#define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
316#define CONFIG_SYS_I2C_IHS_CH1_1
317#define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
318#define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
319#define CONFIG_SYS_I2C_IHS_CH2_1
320#define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
321#define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
322#define CONFIG_SYS_I2C_IHS_CH3_1
323#define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
324#define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
325#endif
326
Dirk Eibach50dcf892014-11-13 19:21:18 +0100327/*
328 * Software (bit-bang) I2C driver configuration
329 */
330#define CONFIG_SYS_I2C_SOFT
331#define CONFIG_SYS_I2C_SOFT_SPEED 50000
332#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
333#define I2C_SOFT_DECLARATIONS2
334#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
335#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
336#define I2C_SOFT_DECLARATIONS3
337#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
338#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
339#define I2C_SOFT_DECLARATIONS4
340#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
341#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100342#define I2C_SOFT_DECLARATIONS5
343#define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
344#define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
345#define I2C_SOFT_DECLARATIONS6
346#define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
347#define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
348#define I2C_SOFT_DECLARATIONS7
349#define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
350#define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
351#define I2C_SOFT_DECLARATIONS8
352#define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
353#define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100354
355#ifdef CONFIG_HRCON_DH
356#define I2C_SOFT_DECLARATIONS9
357#define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
358#define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
359#define I2C_SOFT_DECLARATIONS10
360#define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
361#define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
362#define I2C_SOFT_DECLARATIONS11
363#define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
364#define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
365#define I2C_SOFT_DECLARATIONS12
366#define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
367#define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100368#endif
369
370#ifdef CONFIG_HRCON_DH
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100371#define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100372#define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100373#define CONFIG_HRCON_FANS { {10, 0x4c}, {11, 0x4c}, \
374 {12, 0x4c} }
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100375#else
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100376#define CONFIG_SYS_ICS8N3QV01_I2C {9, 10, 11, 12}
Dirk Eibach50dcf892014-11-13 19:21:18 +0100377#define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100378#define CONFIG_HRCON_FANS { {6, 0x4c}, {7, 0x4c}, \
379 {8, 0x4c} }
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100380#endif
Dirk Eibach50dcf892014-11-13 19:21:18 +0100381
382#ifndef __ASSEMBLY__
383void fpga_gpio_set(unsigned int bus, int pin);
384void fpga_gpio_clear(unsigned int bus, int pin);
385int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100386void fpga_control_set(unsigned int bus, int pin);
387void fpga_control_clear(unsigned int bus, int pin);
Dirk Eibach50dcf892014-11-13 19:21:18 +0100388#endif
389
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100390#define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
391#define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
392#define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
393
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100394#ifdef CONFIG_HRCON_DH
395#define I2C_ACTIVE \
396 do { \
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100397 if (I2C_ADAP_HWNR > 7) \
398 fpga_control_set(I2C_FPGA_IDX, 0x0004); \
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100399 else \
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100400 fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100401 } while (0)
402#else
Dirk Eibach50dcf892014-11-13 19:21:18 +0100403#define I2C_ACTIVE { }
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100404#endif
Dirk Eibach50dcf892014-11-13 19:21:18 +0100405#define I2C_TRISTATE { }
406#define I2C_READ \
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100407 (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
Dirk Eibach50dcf892014-11-13 19:21:18 +0100408#define I2C_SDA(bit) \
409 do { \
410 if (bit) \
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100411 fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
Dirk Eibach50dcf892014-11-13 19:21:18 +0100412 else \
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100413 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
Dirk Eibach50dcf892014-11-13 19:21:18 +0100414 } while (0)
415#define I2C_SCL(bit) \
416 do { \
417 if (bit) \
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100418 fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
Dirk Eibach50dcf892014-11-13 19:21:18 +0100419 else \
Dirk Eibach5c3b6dc2015-10-28 11:46:36 +0100420 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
Dirk Eibach50dcf892014-11-13 19:21:18 +0100421 } while (0)
422#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
423
424/*
425 * Software (bit-bang) MII driver configuration
426 */
427#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
428#define CONFIG_BITBANGMII_MULTI
429
430/*
431 * OSD Setup
432 */
433#define CONFIG_SYS_OSD_SCREENS 1
434#define CONFIG_SYS_DP501_DIFFERENTIAL
435#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
436
Dirk Eibach7ed45d32015-10-28 11:46:35 +0100437#ifdef CONFIG_HRCON_DH
438#define CONFIG_SYS_OSD_DH
439#endif
440
Dirk Eibach50dcf892014-11-13 19:21:18 +0100441/*
442 * General PCI
443 * Addresses are mapped 1-1.
444 */
445#define CONFIG_SYS_PCIE1_BASE 0xA0000000
446#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
447#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
448#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
449#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
450#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
451#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
452#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
453#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
454
455/* enable PCIE clock */
456#define CONFIG_SYS_SCCR_PCIEXP1CM 1
457
Dirk Eibach50dcf892014-11-13 19:21:18 +0100458#define CONFIG_PCI_INDIRECT_BRIDGE
459#define CONFIG_PCIE
460
Dirk Eibach50dcf892014-11-13 19:21:18 +0100461#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
462#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
463
464/*
465 * TSEC
466 */
Dirk Eibach50dcf892014-11-13 19:21:18 +0100467#define CONFIG_SYS_TSEC1_OFFSET 0x24000
468#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
469
470/*
471 * TSEC ethernet configuration
472 */
Dirk Eibach50dcf892014-11-13 19:21:18 +0100473#define CONFIG_TSEC1
474#define CONFIG_TSEC1_NAME "eTSEC0"
475#define TSEC1_PHY_ADDR 1
476#define TSEC1_PHYIDX 0
477#define TSEC1_FLAGS TSEC_GIGABIT
478
479/* Options are: eTSEC[0-1] */
480#define CONFIG_ETHPRIME "eTSEC0"
481
482/*
483 * Environment
484 */
485#if 1
Dirk Eibach50dcf892014-11-13 19:21:18 +0100486#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
487 CONFIG_SYS_MONITOR_LEN)
488#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
489#define CONFIG_ENV_SIZE 0x2000
490#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
491#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
492#else
Dirk Eibach50dcf892014-11-13 19:21:18 +0100493#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
494#endif
495
496#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
497#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
498
499/*
500 * Command line configuration.
501 */
Dirk Eibach50dcf892014-11-13 19:21:18 +0100502
Dirk Eibach50dcf892014-11-13 19:21:18 +0100503/*
504 * Miscellaneous configurable options
505 */
Dirk Eibach50dcf892014-11-13 19:21:18 +0100506#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dirk Eibach50dcf892014-11-13 19:21:18 +0100507#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
508
Dirk Eibach50dcf892014-11-13 19:21:18 +0100509#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
510
Dirk Eibach50dcf892014-11-13 19:21:18 +0100511#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
512
513/*
514 * For booting Linux, the board info and command line data
515 * have to be in the first 256 MB of memory, since this is
516 * the maximum mapped by the Linux kernel during initialization.
517 */
518#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
519
520/*
521 * Core HID Setup
522 */
523#define CONFIG_SYS_HID0_INIT 0x000000000
524#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
525 HID0_ENABLE_INSTRUCTION_CACHE | \
526 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
527#define CONFIG_SYS_HID2 HID2_HBE
528
529/*
530 * MMU Setup
531 */
532
533/* DDR: cache cacheable */
534#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
535 BATL_MEMCOHERENCE)
536#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
537 BATU_VS | BATU_VP)
538#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
539#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
540
541/* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
542#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \
543 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
544#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
545 BATU_VP)
546#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
547#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
548
549/* FLASH: icache cacheable, but dcache-inhibit and guarded */
550#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
551 BATL_MEMCOHERENCE)
552#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
553 BATU_VS | BATU_VP)
554#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
555 BATL_CACHEINHIBIT | \
556 BATL_GUARDEDSTORAGE)
557#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
558
559/* Stack in dcache: cacheable, no memory coherence */
560#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
561#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
562 BATU_VS | BATU_VP)
563#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
564#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
565
566/*
567 * Environment Configuration
568 */
569
570#define CONFIG_ENV_OVERWRITE
571
572#if defined(CONFIG_TSEC_ENET)
573#define CONFIG_HAS_ETH0
574#endif
575
Dirk Eibach50dcf892014-11-13 19:21:18 +0100576#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
577
Dirk Eibach50dcf892014-11-13 19:21:18 +0100578
Mario Six5bc05432018-03-28 14:38:20 +0200579#define CONFIG_HOSTNAME "hrcon"
Dirk Eibach50dcf892014-11-13 19:21:18 +0100580#define CONFIG_ROOTPATH "/opt/nfsroot"
581#define CONFIG_BOOTFILE "uImage"
582
583#define CONFIG_PREBOOT /* enable preboot variable */
584
585#define CONFIG_EXTRA_ENV_SETTINGS \
586 "netdev=eth0\0" \
587 "consoledev=ttyS1\0" \
588 "u-boot=u-boot.bin\0" \
589 "kernel_addr=1000000\0" \
590 "fdt_addr=C00000\0" \
591 "fdtfile=hrcon.dtb\0" \
592 "load=tftp ${loadaddr} ${u-boot}\0" \
593 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
594 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
595 " +${filesize};cp.b ${fileaddr} " \
596 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
597 "upd=run load update\0" \
598
599#define CONFIG_NFSBOOTCOMMAND \
600 "setenv bootargs root=/dev/nfs rw " \
601 "nfsroot=$serverip:$rootpath " \
602 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
603 "console=$consoledev,$baudrate $othbootargs;" \
604 "tftp ${kernel_addr} $bootfile;" \
605 "tftp ${fdt_addr} $fdtfile;" \
606 "bootm ${kernel_addr} - ${fdt_addr}"
607
608#define CONFIG_MMCBOOTCOMMAND \
609 "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
610 "console=$consoledev,$baudrate $othbootargs;" \
611 "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
612 "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
613 "bootm ${kernel_addr} - ${fdt_addr}"
614
615#define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
616
Dirk Eibach50dcf892014-11-13 19:21:18 +0100617#endif /* __CONFIG_H */