blob: 1152f838d9880682e3e7652bd76582e8bfb05d60 [file] [log] [blame]
wdenk945af8d2003-07-16 21:53:01 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk945af8d2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkcbd8a352004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk945af8d2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
wdenkb2001f22003-12-20 22:45:10 +000035#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk945af8d2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk96e48cf2003-08-05 18:22:44 +000040#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk945af8d2003-07-16 21:53:01 +000041#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
43#endif
44
45/*
46 * Serial console configuration
47 */
48#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
50#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51
wdenk96e48cf2003-08-05 18:22:44 +000052
53#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
54/*
55 * PCI Mapping:
56 * 0x40000000 - 0x4fffffff - PCI Memory
57 * 0x50000000 - 0x50ffffff - PCI IO Space
58 */
Rafal Jaworowskib66a9382006-03-29 13:17:09 +020059#define CONFIG_PCI
60
61#if defined(CONFIG_PCI)
wdenk96e48cf2003-08-05 18:22:44 +000062#define CONFIG_PCI_PNP 1
63#define CONFIG_PCI_SCAN_SHOW 1
64
65#define CONFIG_PCI_MEM_BUS 0x40000000
66#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
67#define CONFIG_PCI_MEM_SIZE 0x10000000
68
69#define CONFIG_PCI_IO_BUS 0x50000000
70#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
71#define CONFIG_PCI_IO_SIZE 0x01000000
Rafal Jaworowskib66a9382006-03-29 13:17:09 +020072#define ADD_PCI_CMD CFG_CMD_PCI
73#endif
wdenk96e48cf2003-08-05 18:22:44 +000074
wdenke1599e82004-10-10 23:27:33 +000075#define CFG_XLB_PIPELINING 1
76
wdenk96e48cf2003-08-05 18:22:44 +000077#define CONFIG_NET_MULTI 1
Marian Balakowicz63ff0042005-10-28 22:30:33 +020078#define CONFIG_MII 1
wdenk96e48cf2003-08-05 18:22:44 +000079#define CONFIG_EEPRO100 1
80#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf54ebdf2003-09-17 15:10:32 +000081#define CONFIG_NS8382X 1
wdenk96e48cf2003-08-05 18:22:44 +000082
wdenk96e48cf2003-08-05 18:22:44 +000083#else /* MPC5100 */
84
Marian Balakowicz63ff0042005-10-28 22:30:33 +020085#define CONFIG_MII 1
wdenk96e48cf2003-08-05 18:22:44 +000086#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
87
88#endif
89
wdenk132ba5f2004-02-27 08:20:54 +000090/* Partitions */
91#define CONFIG_MAC_PARTITION
92#define CONFIG_DOS_PARTITION
wdenk64f70be2004-09-28 20:34:50 +000093#define CONFIG_ISO_PARTITION
wdenk132ba5f2004-02-27 08:20:54 +000094
wdenk80885a92004-02-26 23:46:20 +000095/* USB */
96#if 1
97#define CONFIG_USB_OHCI
98#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk80885a92004-02-26 23:46:20 +000099#define CONFIG_USB_STORAGE
100#else
101#define ADD_USB_CMD 0
102#endif
103
wdenk414eec32005-04-02 22:37:54 +0000104#define CONFIG_TIMESTAMP /* Print image info with timestamp */
105
wdenk945af8d2003-07-16 21:53:01 +0000106/*
107 * Supported commands
108 */
wdenk414eec32005-04-02 22:37:54 +0000109#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
110 CFG_CMD_EEPROM | \
111 CFG_CMD_FAT | \
112 CFG_CMD_I2C | \
113 CFG_CMD_IDE | \
114 CFG_CMD_NFS | \
115 CFG_CMD_SNTP | \
116 ADD_PCI_CMD | \
117 ADD_USB_CMD )
wdenk945af8d2003-07-16 21:53:01 +0000118
119/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
120#include <cmd_confdefs.h>
121
wdenk5cf9da42003-11-07 13:42:26 +0000122#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
123# define CFG_LOWBOOT 1
124# define CFG_LOWBOOT16 1
125#endif
126#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100127#if defined(CONFIG_LITE5200B)
128# error CFG_LOWBOOT08 is incompatible with the Lite5200B
129#else
wdenk5cf9da42003-11-07 13:42:26 +0000130# define CFG_LOWBOOT 1
131# define CFG_LOWBOOT08 1
132#endif
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100133#endif
wdenk5cf9da42003-11-07 13:42:26 +0000134
wdenk945af8d2003-07-16 21:53:01 +0000135/*
136 * Autobooting
137 */
138#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk5cf9da42003-11-07 13:42:26 +0000139
140#define CONFIG_PREBOOT "echo;" \
141 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
142 "echo"
143
144#undef CONFIG_BOOTARGS
145
146#define CONFIG_EXTRA_ENV_SETTINGS \
147 "netdev=eth0\0" \
148 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100149 "nfsroot=${serverip}:${rootpath}\0" \
wdenk5cf9da42003-11-07 13:42:26 +0000150 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100151 "addip=setenv bootargs ${bootargs} " \
152 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
153 ":${hostname}:${netdev}:off panic=1\0" \
wdenk5cf9da42003-11-07 13:42:26 +0000154 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100155 "bootm ${kernel_addr}\0" \
wdenk5cf9da42003-11-07 13:42:26 +0000156 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100157 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
158 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk5cf9da42003-11-07 13:42:26 +0000159 "rootpath=/opt/eldk/ppc_82xx\0" \
160 "bootfile=/tftpboot/MPC5200/uImage\0" \
161 ""
162
163#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk945af8d2003-07-16 21:53:01 +0000164
wdenkacf98e72003-09-16 11:39:10 +0000165#if defined(CONFIG_MPC5200)
166/*
167 * IPB Bus clocking configuration.
168 */
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100169#if defined(CONFIG_LITE5200B)
170#define CFG_IPBSPEED_133 /* define for 133MHz speed */
171#else
172#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
wdenkacf98e72003-09-16 11:39:10 +0000173#endif
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100174#endif /* CONFIG_MPC5200 */
wdenk945af8d2003-07-16 21:53:01 +0000175/*
176 * I2C configuration
177 */
wdenk531716e2003-09-13 19:01:12 +0000178#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
dzuab209d52003-09-30 14:08:43 +0000179#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
180
181#define CFG_I2C_SPEED 100000 /* 100 kHz */
wdenk531716e2003-09-13 19:01:12 +0000182#define CFG_I2C_SLAVE 0x7F
183
184/*
185 * EEPROM configuration
186 */
187#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
188#define CFG_I2C_EEPROM_ADDR_LEN 1
189#define CFG_EEPROM_PAGE_WRITE_BITS 3
dzuab209d52003-09-30 14:08:43 +0000190#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk945af8d2003-07-16 21:53:01 +0000191
192/*
193 * Flash configuration
194 */
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100195#if defined(CONFIG_LITE5200B)
196#define CFG_FLASH_BASE 0xFE000000
197#define CFG_FLASH_SIZE 0x01000000
198#if !defined(CFG_LOWBOOT)
199#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
200#else /* CFG_LOWBOOT */
201#if defined(CFG_LOWBOOT08)
202# error CFG_LOWBOOT08 is incompatible with the Lite5200B
203#endif
204#if defined(CFG_LOWBOOT16)
205#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
206#endif
207#endif /* CFG_LOWBOOT */
208#else /* !CONFIG_LITE5200B (IceCube)*/
wdenk4b248f32004-03-14 16:51:43 +0000209#define CFG_FLASH_BASE 0xFF000000
wdenk7152b1d2003-09-05 23:19:14 +0000210#define CFG_FLASH_SIZE 0x01000000
wdenk5cf9da42003-11-07 13:42:26 +0000211#if !defined(CFG_LOWBOOT)
wdenk4b248f32004-03-14 16:51:43 +0000212#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
wdenk5cf9da42003-11-07 13:42:26 +0000213#else /* CFG_LOWBOOT */
214#if defined(CFG_LOWBOOT08)
wdenk4b248f32004-03-14 16:51:43 +0000215#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
wdenk7152b1d2003-09-05 23:19:14 +0000216#endif
wdenk5cf9da42003-11-07 13:42:26 +0000217#if defined(CFG_LOWBOOT16)
wdenk4b248f32004-03-14 16:51:43 +0000218#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
wdenk5cf9da42003-11-07 13:42:26 +0000219#endif
220#endif /* CFG_LOWBOOT */
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100221#endif /* CONFIG_LITE5200B */
wdenk5cf9da42003-11-07 13:42:26 +0000222#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenk7152b1d2003-09-05 23:19:14 +0000223
wdenk945af8d2003-07-16 21:53:01 +0000224#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
225
226#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
227#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
228
wdenk96e48cf2003-08-05 18:22:44 +0000229#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk945af8d2003-07-16 21:53:01 +0000230
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100231#if defined(CONFIG_LITE5200B)
232#define CFG_FLASH_CFI_DRIVER
233#define CFG_FLASH_CFI
234#define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
235#endif
236
wdenk945af8d2003-07-16 21:53:01 +0000237
238/*
239 * Environment settings
240 */
wdenk96e48cf2003-08-05 18:22:44 +0000241#define CFG_ENV_IS_IN_FLASH 1
wdenk945af8d2003-07-16 21:53:01 +0000242#define CFG_ENV_SIZE 0x10000
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100243#if defined(CONFIG_LITE5200B)
244#define CFG_ENV_SECT_SIZE 0x20000
245#else
wdenk96e48cf2003-08-05 18:22:44 +0000246#define CFG_ENV_SECT_SIZE 0x10000
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100247#endif
wdenk96e48cf2003-08-05 18:22:44 +0000248#define CONFIG_ENV_OVERWRITE 1
wdenk945af8d2003-07-16 21:53:01 +0000249
250/*
251 * Memory map
252 */
wdenk4b248f32004-03-14 16:51:43 +0000253#define CFG_MBAR 0xF0000000
wdenk945af8d2003-07-16 21:53:01 +0000254#define CFG_SDRAM_BASE 0x00000000
wdenke0ac62d2003-08-17 18:55:18 +0000255#define CFG_DEFAULT_MBAR 0x80000000
wdenk945af8d2003-07-16 21:53:01 +0000256
257/* Use SRAM until RAM will be available */
258#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
259#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
260
261
262#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
263#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
264#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
265
266#define CFG_MONITOR_BASE TEXT_BASE
267#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk96e48cf2003-08-05 18:22:44 +0000268# define CFG_RAMBOOT 1
wdenk945af8d2003-07-16 21:53:01 +0000269#endif
270
wdenkaf6d1df2003-12-03 23:53:42 +0000271#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk945af8d2003-07-16 21:53:01 +0000272#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
273#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
274
275/*
276 * Ethernet configuration
277 */
wdenkcbd8a352004-02-24 02:00:03 +0000278#define CONFIG_MPC5xxx_FEC 1
wdenk04a85b32004-04-15 18:22:41 +0000279/*
wdenk7e780362004-04-08 22:31:29 +0000280 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
281 */
282/* #define CONFIG_FEC_10MBIT 1 */
wdenkd4ca31c2004-01-02 14:00:00 +0000283#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100284#if defined(CONFIG_LITE5200B)
285#define CONFIG_FEC_MII100 1
286#endif
wdenk945af8d2003-07-16 21:53:01 +0000287
288/*
289 * GPIO configuration
290 */
wdenkb2001f22003-12-20 22:45:10 +0000291#ifdef CONFIG_MPC5200_DDR
292#define CFG_GPS_PORT_CONFIG 0x90000004
293#else
wdenkc3d98ed2003-09-18 20:10:12 +0000294#define CFG_GPS_PORT_CONFIG 0x10000004
wdenkb2001f22003-12-20 22:45:10 +0000295#endif
wdenk945af8d2003-07-16 21:53:01 +0000296
297/*
298 * Miscellaneous configurable options
299 */
300#define CFG_LONGHELP /* undef to save memory */
301#define CFG_PROMPT "=> " /* Monitor Command Prompt */
302#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
303#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
304#else
305#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
306#endif
307#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
308#define CFG_MAXARGS 16 /* max number of command args */
309#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
310
311#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
312#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
313
314#define CFG_LOAD_ADDR 0x100000 /* default load address */
315
316#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
317
318/*
319 * Various low-level settings
320 */
wdenkb13fb012003-10-30 21:49:38 +0000321#if defined(CONFIG_MPC5200)
wdenk4f7cb082003-09-11 23:06:34 +0000322#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
323#define CFG_HID0_FINAL HID0_ICE
wdenkb13fb012003-10-30 21:49:38 +0000324#else
325#define CFG_HID0_INIT 0
326#define CFG_HID0_FINAL 0
327#endif
wdenk945af8d2003-07-16 21:53:01 +0000328
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100329#if defined(CONFIG_LITE5200B)
330#define CFG_CS1_START CFG_FLASH_BASE
331#define CFG_CS1_SIZE CFG_FLASH_SIZE
332#define CFG_CS1_CFG 0x00047800
333#define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
334#define CFG_CS0_SIZE CFG_FLASH_SIZE
335#define CFG_BOOTCS_START CFG_CS0_START
336#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
337#define CFG_BOOTCS_CFG 0x00047800
338#else /* IceCube aka Lite5200 */
wdenkb2001f22003-12-20 22:45:10 +0000339#ifdef CONFIG_MPC5200_DDR
340
wdenk7e780362004-04-08 22:31:29 +0000341#define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
wdenkb2001f22003-12-20 22:45:10 +0000342#define CFG_BOOTCS_SIZE 0x00800000
343#define CFG_BOOTCS_CFG 0x00047801
wdenk7e780362004-04-08 22:31:29 +0000344#define CFG_CS1_START CFG_FLASH_BASE
wdenkb2001f22003-12-20 22:45:10 +0000345#define CFG_CS1_SIZE 0x00800000
346#define CFG_CS1_CFG 0x00047800
347
348#else /* !CONFIG_MPC5200_DDR */
349
wdenk945af8d2003-07-16 21:53:01 +0000350#define CFG_BOOTCS_START CFG_FLASH_BASE
351#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
352#define CFG_BOOTCS_CFG 0x00047801
353#define CFG_CS0_START CFG_FLASH_BASE
354#define CFG_CS0_SIZE CFG_FLASH_SIZE
355
wdenkb2001f22003-12-20 22:45:10 +0000356#endif /* CONFIG_MPC5200_DDR */
Wolfgang Denk09e4b0c2006-03-17 11:42:53 +0100357#endif /*CONFIG_LITE5200B */
wdenkb2001f22003-12-20 22:45:10 +0000358
wdenk945af8d2003-07-16 21:53:01 +0000359#define CFG_CS_BURST 0x00000000
360#define CFG_CS_DEADCYCLE 0x33333333
361
362#define CFG_RESET_ADDRESS 0xff000000
363
wdenk132ba5f2004-02-27 08:20:54 +0000364/*-----------------------------------------------------------------------
wdenkc3f9d492004-03-14 00:59:59 +0000365 * USB stuff
366 *-----------------------------------------------------------------------
367 */
wdenk4d13cba2004-03-14 14:09:05 +0000368#define CONFIG_USB_CLOCK 0x0001BBBB
369#define CONFIG_USB_CONFIG 0x00001000
wdenkc3f9d492004-03-14 00:59:59 +0000370
371/*-----------------------------------------------------------------------
wdenk132ba5f2004-02-27 08:20:54 +0000372 * IDE/ATA stuff Supports IDE harddisk
373 *-----------------------------------------------------------------------
374 */
375
376#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
377
378#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
379#undef CONFIG_IDE_LED /* LED for ide not supported */
380
381#define CONFIG_IDE_RESET /* reset for ide supported */
382#define CONFIG_IDE_PREINIT
383
384#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenk64f70be2004-09-28 20:34:50 +0000385#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk132ba5f2004-02-27 08:20:54 +0000386
387#define CFG_ATA_IDE0_OFFSET 0x0000
388
389#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
390
391/* Offset for data I/O */
392#define CFG_ATA_DATA_OFFSET (0x0060)
393
394/* Offset for normal register accesses */
395#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
396
397/* Offset for alternate registers */
wdenk4b248f32004-03-14 16:51:43 +0000398#define CFG_ATA_ALT_OFFSET (0x005C)
wdenk132ba5f2004-02-27 08:20:54 +0000399
400/* Interval between registers */
401#define CFG_ATA_STRIDE 4
402
wdenk64f70be2004-09-28 20:34:50 +0000403#define CONFIG_ATAPI 1
404
wdenk945af8d2003-07-16 21:53:01 +0000405#endif /* __CONFIG_H */