blob: 3c1b2ab59b5f996b5c523c6097843dd73d0a4fc1 [file] [log] [blame]
wdenk945af8d2003-07-16 21:53:01 +00001/*
wdenk80885a92004-02-26 23:46:20 +00002 * (C) Copyright 2003-2004
wdenk945af8d2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkcbd8a352004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk945af8d2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
wdenkb2001f22003-12-20 22:45:10 +000035#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk945af8d2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk96e48cf2003-08-05 18:22:44 +000040#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk945af8d2003-07-16 21:53:01 +000041#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
43#endif
44
45/*
46 * Serial console configuration
47 */
48#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
50#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51
wdenk96e48cf2003-08-05 18:22:44 +000052
53#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
54/*
55 * PCI Mapping:
56 * 0x40000000 - 0x4fffffff - PCI Memory
57 * 0x50000000 - 0x50ffffff - PCI IO Space
58 */
59#define CONFIG_PCI 1
60#define CONFIG_PCI_PNP 1
61#define CONFIG_PCI_SCAN_SHOW 1
62
63#define CONFIG_PCI_MEM_BUS 0x40000000
64#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
65#define CONFIG_PCI_MEM_SIZE 0x10000000
66
67#define CONFIG_PCI_IO_BUS 0x50000000
68#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
69#define CONFIG_PCI_IO_SIZE 0x01000000
70
71#define CONFIG_NET_MULTI 1
72#define CONFIG_EEPRO100 1
73#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf54ebdf2003-09-17 15:10:32 +000074#define CONFIG_NS8382X 1
wdenk96e48cf2003-08-05 18:22:44 +000075
76#define ADD_PCI_CMD CFG_CMD_PCI
77
78#else /* MPC5100 */
79
80#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
81
82#endif
83
wdenk132ba5f2004-02-27 08:20:54 +000084/* Partitions */
85#define CONFIG_MAC_PARTITION
86#define CONFIG_DOS_PARTITION
wdenk64f70be2004-09-28 20:34:50 +000087#define CONFIG_ISO_PARTITION
wdenk132ba5f2004-02-27 08:20:54 +000088
wdenk80885a92004-02-26 23:46:20 +000089/* USB */
90#if 1
91#define CONFIG_USB_OHCI
92#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk80885a92004-02-26 23:46:20 +000093#define CONFIG_USB_STORAGE
94#else
95#define ADD_USB_CMD 0
96#endif
97
wdenk945af8d2003-07-16 21:53:01 +000098/*
99 * Supported commands
100 */
wdenk132ba5f2004-02-27 08:20:54 +0000101#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
102 CFG_CMD_EEPROM | \
103 CFG_CMD_FAT | \
104 CFG_CMD_I2C | \
105 CFG_CMD_IDE | \
106 ADD_PCI_CMD | \
wdenk80885a92004-02-26 23:46:20 +0000107 ADD_USB_CMD)
wdenk945af8d2003-07-16 21:53:01 +0000108
109/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
110#include <cmd_confdefs.h>
111
wdenk5cf9da42003-11-07 13:42:26 +0000112#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
113# define CFG_LOWBOOT 1
114# define CFG_LOWBOOT16 1
115#endif
116#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
117# define CFG_LOWBOOT 1
118# define CFG_LOWBOOT08 1
119#endif
120
wdenk945af8d2003-07-16 21:53:01 +0000121/*
122 * Autobooting
123 */
124#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk5cf9da42003-11-07 13:42:26 +0000125
126#define CONFIG_PREBOOT "echo;" \
127 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
128 "echo"
129
130#undef CONFIG_BOOTARGS
131
132#define CONFIG_EXTRA_ENV_SETTINGS \
133 "netdev=eth0\0" \
134 "nfsargs=setenv bootargs root=/dev/nfs rw " \
135 "nfsroot=$(serverip):$(rootpath)\0" \
136 "ramargs=setenv bootargs root=/dev/ram rw\0" \
137 "addip=setenv bootargs $(bootargs) " \
138 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
139 ":$(hostname):$(netdev):off panic=1\0" \
140 "flash_nfs=run nfsargs addip;" \
141 "bootm $(kernel_addr)\0" \
142 "flash_self=run ramargs addip;" \
143 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
144 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
145 "rootpath=/opt/eldk/ppc_82xx\0" \
146 "bootfile=/tftpboot/MPC5200/uImage\0" \
147 ""
148
149#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk945af8d2003-07-16 21:53:01 +0000150
wdenkacf98e72003-09-16 11:39:10 +0000151#if defined(CONFIG_MPC5200)
152/*
153 * IPB Bus clocking configuration.
154 */
155#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
156#endif
wdenk945af8d2003-07-16 21:53:01 +0000157/*
158 * I2C configuration
159 */
wdenk531716e2003-09-13 19:01:12 +0000160#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
dzuab209d52003-09-30 14:08:43 +0000161#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
162
163#define CFG_I2C_SPEED 100000 /* 100 kHz */
wdenk531716e2003-09-13 19:01:12 +0000164#define CFG_I2C_SLAVE 0x7F
165
166/*
167 * EEPROM configuration
168 */
169#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
170#define CFG_I2C_EEPROM_ADDR_LEN 1
171#define CFG_EEPROM_PAGE_WRITE_BITS 3
dzuab209d52003-09-30 14:08:43 +0000172#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk945af8d2003-07-16 21:53:01 +0000173
174/*
175 * Flash configuration
176 */
wdenk4b248f32004-03-14 16:51:43 +0000177#define CFG_FLASH_BASE 0xFF000000
wdenk7152b1d2003-09-05 23:19:14 +0000178#define CFG_FLASH_SIZE 0x01000000
wdenk5cf9da42003-11-07 13:42:26 +0000179#if !defined(CFG_LOWBOOT)
wdenk4b248f32004-03-14 16:51:43 +0000180#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
wdenk5cf9da42003-11-07 13:42:26 +0000181#else /* CFG_LOWBOOT */
182#if defined(CFG_LOWBOOT08)
wdenk4b248f32004-03-14 16:51:43 +0000183#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
wdenk7152b1d2003-09-05 23:19:14 +0000184#endif
wdenk5cf9da42003-11-07 13:42:26 +0000185#if defined(CFG_LOWBOOT16)
wdenk4b248f32004-03-14 16:51:43 +0000186#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
wdenk5cf9da42003-11-07 13:42:26 +0000187#endif
188#endif /* CFG_LOWBOOT */
189#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenk7152b1d2003-09-05 23:19:14 +0000190
wdenk945af8d2003-07-16 21:53:01 +0000191#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
192
193#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
194#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
195
wdenk96e48cf2003-08-05 18:22:44 +0000196#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk945af8d2003-07-16 21:53:01 +0000197
198
199/*
200 * Environment settings
201 */
wdenk96e48cf2003-08-05 18:22:44 +0000202#define CFG_ENV_IS_IN_FLASH 1
wdenk945af8d2003-07-16 21:53:01 +0000203#define CFG_ENV_SIZE 0x10000
wdenk96e48cf2003-08-05 18:22:44 +0000204#define CFG_ENV_SECT_SIZE 0x10000
205#define CONFIG_ENV_OVERWRITE 1
wdenk945af8d2003-07-16 21:53:01 +0000206
207/*
208 * Memory map
209 */
wdenk4b248f32004-03-14 16:51:43 +0000210#define CFG_MBAR 0xF0000000
wdenk945af8d2003-07-16 21:53:01 +0000211#define CFG_SDRAM_BASE 0x00000000
wdenke0ac62d2003-08-17 18:55:18 +0000212#define CFG_DEFAULT_MBAR 0x80000000
wdenk945af8d2003-07-16 21:53:01 +0000213
214/* Use SRAM until RAM will be available */
215#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
216#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
217
218
219#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
220#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
221#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
222
223#define CFG_MONITOR_BASE TEXT_BASE
224#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk96e48cf2003-08-05 18:22:44 +0000225# define CFG_RAMBOOT 1
wdenk945af8d2003-07-16 21:53:01 +0000226#endif
227
wdenkaf6d1df2003-12-03 23:53:42 +0000228#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk945af8d2003-07-16 21:53:01 +0000229#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
230#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
231
232/*
233 * Ethernet configuration
234 */
wdenkcbd8a352004-02-24 02:00:03 +0000235#define CONFIG_MPC5xxx_FEC 1
wdenk04a85b32004-04-15 18:22:41 +0000236/*
wdenk7e780362004-04-08 22:31:29 +0000237 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
238 */
239/* #define CONFIG_FEC_10MBIT 1 */
wdenkd4ca31c2004-01-02 14:00:00 +0000240#define CONFIG_PHY_ADDR 0x00
wdenk945af8d2003-07-16 21:53:01 +0000241
242/*
243 * GPIO configuration
244 */
wdenkb2001f22003-12-20 22:45:10 +0000245#ifdef CONFIG_MPC5200_DDR
246#define CFG_GPS_PORT_CONFIG 0x90000004
247#else
wdenkc3d98ed2003-09-18 20:10:12 +0000248#define CFG_GPS_PORT_CONFIG 0x10000004
wdenkb2001f22003-12-20 22:45:10 +0000249#endif
wdenk945af8d2003-07-16 21:53:01 +0000250
251/*
252 * Miscellaneous configurable options
253 */
254#define CFG_LONGHELP /* undef to save memory */
255#define CFG_PROMPT "=> " /* Monitor Command Prompt */
256#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
257#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
258#else
259#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
260#endif
261#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
262#define CFG_MAXARGS 16 /* max number of command args */
263#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
264
265#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
266#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
267
268#define CFG_LOAD_ADDR 0x100000 /* default load address */
269
270#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
271
272/*
273 * Various low-level settings
274 */
wdenkb13fb012003-10-30 21:49:38 +0000275#if defined(CONFIG_MPC5200)
wdenk4f7cb082003-09-11 23:06:34 +0000276#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
277#define CFG_HID0_FINAL HID0_ICE
wdenkb13fb012003-10-30 21:49:38 +0000278#else
279#define CFG_HID0_INIT 0
280#define CFG_HID0_FINAL 0
281#endif
wdenk945af8d2003-07-16 21:53:01 +0000282
wdenkb2001f22003-12-20 22:45:10 +0000283#ifdef CONFIG_MPC5200_DDR
284
wdenk7e780362004-04-08 22:31:29 +0000285#define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
wdenkb2001f22003-12-20 22:45:10 +0000286#define CFG_BOOTCS_SIZE 0x00800000
287#define CFG_BOOTCS_CFG 0x00047801
wdenk7e780362004-04-08 22:31:29 +0000288#define CFG_CS1_START CFG_FLASH_BASE
wdenkb2001f22003-12-20 22:45:10 +0000289#define CFG_CS1_SIZE 0x00800000
290#define CFG_CS1_CFG 0x00047800
291
292#else /* !CONFIG_MPC5200_DDR */
293
wdenk945af8d2003-07-16 21:53:01 +0000294#define CFG_BOOTCS_START CFG_FLASH_BASE
295#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
296#define CFG_BOOTCS_CFG 0x00047801
297#define CFG_CS0_START CFG_FLASH_BASE
298#define CFG_CS0_SIZE CFG_FLASH_SIZE
299
wdenkb2001f22003-12-20 22:45:10 +0000300#endif /* CONFIG_MPC5200_DDR */
301
wdenk945af8d2003-07-16 21:53:01 +0000302#define CFG_CS_BURST 0x00000000
303#define CFG_CS_DEADCYCLE 0x33333333
304
305#define CFG_RESET_ADDRESS 0xff000000
306
wdenk132ba5f2004-02-27 08:20:54 +0000307/*-----------------------------------------------------------------------
wdenkc3f9d492004-03-14 00:59:59 +0000308 * USB stuff
309 *-----------------------------------------------------------------------
310 */
wdenk4d13cba2004-03-14 14:09:05 +0000311#define CONFIG_USB_CLOCK 0x0001BBBB
312#define CONFIG_USB_CONFIG 0x00001000
wdenkc3f9d492004-03-14 00:59:59 +0000313
314/*-----------------------------------------------------------------------
wdenk132ba5f2004-02-27 08:20:54 +0000315 * IDE/ATA stuff Supports IDE harddisk
316 *-----------------------------------------------------------------------
317 */
318
319#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
320
321#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
322#undef CONFIG_IDE_LED /* LED for ide not supported */
323
324#define CONFIG_IDE_RESET /* reset for ide supported */
325#define CONFIG_IDE_PREINIT
326
327#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenk64f70be2004-09-28 20:34:50 +0000328#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk132ba5f2004-02-27 08:20:54 +0000329
330#define CFG_ATA_IDE0_OFFSET 0x0000
331
332#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
333
334/* Offset for data I/O */
335#define CFG_ATA_DATA_OFFSET (0x0060)
336
337/* Offset for normal register accesses */
338#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
339
340/* Offset for alternate registers */
wdenk4b248f32004-03-14 16:51:43 +0000341#define CFG_ATA_ALT_OFFSET (0x005C)
wdenk132ba5f2004-02-27 08:20:54 +0000342
343/* Interval between registers */
344#define CFG_ATA_STRIDE 4
345
wdenk64f70be2004-09-28 20:34:50 +0000346#define CONFIG_ATAPI 1
347
wdenk945af8d2003-07-16 21:53:01 +0000348#endif /* __CONFIG_H */