wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Stuart Hughes <stuarth@lineo.com> |
| 4 | * This file is based on similar values for other boards found in other |
| 5 | * U-Boot config files, and some that I found in the mpc8260ads manual. |
| 6 | * |
| 7 | * Note: my board is a PILOT rev. |
| 8 | * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address. |
| 9 | * |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 10 | * (C) Copyright 2003-2004 Arabella Software Ltd. |
wdenk | cceb871 | 2003-06-23 18:12:28 +0000 | [diff] [blame] | 11 | * Yuli Barcohen <yuli@arabellasw.com> |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 12 | * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2. |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 13 | * Ported to PQ2FADS-ZU and PQ2FADS-VR boards. |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 14 | * Ported to MPC8272ADS board. |
wdenk | cceb871 | 2003-06-23 18:12:28 +0000 | [diff] [blame] | 15 | * |
Wolfgang Denk | 716c1dc | 2005-09-25 18:49:35 +0200 | [diff] [blame] | 16 | * Copyright (c) 2005 MontaVista Software, Inc. |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 17 | * Vitaly Bordug <vbordug@ru.mvista.com> |
| 18 | * Added support for PCI bridge on MPC8272ADS |
| 19 | * |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 20 | * See file CREDITS for list of people who contributed to this |
| 21 | * project. |
| 22 | * |
| 23 | * This program is free software; you can redistribute it and/or |
| 24 | * modify it under the terms of the GNU General Public License as |
| 25 | * published by the Free Software Foundation; either version 2 of |
| 26 | * the License, or (at your option) any later version. |
| 27 | * |
| 28 | * This program is distributed in the hope that it will be useful, |
| 29 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 30 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 31 | * GNU General Public License for more details. |
| 32 | * |
| 33 | * You should have received a copy of the GNU General Public License |
| 34 | * along with this program; if not, write to the Free Software |
| 35 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 36 | * MA 02111-1307 USA |
| 37 | */ |
| 38 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 39 | #ifndef __CONFIG_H |
| 40 | #define __CONFIG_H |
| 41 | |
| 42 | /* |
| 43 | * High Level Configuration Options |
| 44 | * (easy to change) |
| 45 | */ |
| 46 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 47 | #define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 48 | |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 49 | #define CONFIG_CPM2 1 /* Has a CPM2 */ |
| 50 | |
wdenk | 901787d | 2005-04-03 23:22:21 +0000 | [diff] [blame] | 51 | /* |
| 52 | * Figure out if we are booting low via flash HRCW or high via the BCSR. |
| 53 | */ |
| 54 | #if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */ |
Wolfgang Denk | 2b792af | 2005-09-24 21:54:50 +0200 | [diff] [blame] | 55 | # define CFG_LOWBOOT 1 |
wdenk | 901787d | 2005-04-03 23:22:21 +0000 | [diff] [blame] | 56 | #endif |
| 57 | |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 58 | /* ADS flavours */ |
| 59 | #define CFG_8260ADS 1 /* MPC8260ADS */ |
| 60 | #define CFG_8266ADS 2 /* MPC8266ADS */ |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 61 | #define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */ |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 62 | #define CFG_8272ADS 4 /* MPC8272ADS */ |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 63 | |
| 64 | #ifndef CONFIG_ADSTYPE |
| 65 | #define CONFIG_ADSTYPE CFG_8260ADS |
| 66 | #endif /* CONFIG_ADSTYPE */ |
| 67 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 68 | #if CONFIG_ADSTYPE == CFG_8272ADS |
| 69 | #define CONFIG_MPC8272 1 |
| 70 | #else |
| 71 | #define CONFIG_MPC8260 1 |
| 72 | #endif /* CONFIG_ADSTYPE == CFG_8272ADS */ |
| 73 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 74 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 75 | |
| 76 | /* allow serial and ethaddr to be overwritten */ |
| 77 | #define CONFIG_ENV_OVERWRITE |
| 78 | |
| 79 | /* |
| 80 | * select serial console configuration |
| 81 | * |
| 82 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 83 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 84 | * for SCC). |
| 85 | * |
| 86 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 87 | * defined elsewhere (for example, on the cogent platform, there are serial |
| 88 | * ports on the motherboard which are used for the serial console - see |
| 89 | * cogent/cma101/serial.[ch]). |
| 90 | */ |
| 91 | #undef CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 92 | #define CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 93 | #undef CONFIG_CONS_NONE /* define if console on something else */ |
| 94 | #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ |
| 95 | |
| 96 | /* |
| 97 | * select ethernet configuration |
| 98 | * |
| 99 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 100 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 101 | * for FCC) |
| 102 | * |
| 103 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
Jon Loeliger | 639221c | 2007-07-09 17:15:49 -0500 | [diff] [blame] | 104 | * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset. |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 105 | */ |
| 106 | #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ |
| 107 | #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */ |
| 108 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
wdenk | 48b4261 | 2003-06-19 23:01:32 +0000 | [diff] [blame] | 109 | |
| 110 | #ifdef CONFIG_ETHER_ON_FCC |
| 111 | |
| 112 | #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 113 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 114 | #if CONFIG_ETHER_INDEX == 1 |
| 115 | |
| 116 | # define CFG_PHY_ADDR 0 |
| 117 | # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10) |
| 118 | # define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK) |
| 119 | |
| 120 | #elif CONFIG_ETHER_INDEX == 2 |
| 121 | |
| 122 | #if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */ |
| 123 | # define CFG_PHY_ADDR 3 |
| 124 | # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16) |
| 125 | #else /* RxCLK is CLK13, TxCLK is CLK14 */ |
| 126 | # define CFG_PHY_ADDR 0 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 127 | # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 128 | #endif /* CONFIG_ADSTYPE == CFG_8272ADS */ |
| 129 | |
| 130 | # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 131 | |
| 132 | #endif /* CONFIG_ETHER_INDEX */ |
| 133 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 134 | #define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */ |
| 135 | #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */ |
| 136 | |
wdenk | 48b4261 | 2003-06-19 23:01:32 +0000 | [diff] [blame] | 137 | #define CONFIG_MII /* MII PHY management */ |
| 138 | #define CONFIG_BITBANGMII /* bit-bang MII PHY management */ |
| 139 | /* |
| 140 | * GPIO pins used for bit-banged MII communications |
| 141 | */ |
| 142 | #define MDIO_PORT 2 /* Port C */ |
wdenk | 48b4261 | 2003-06-19 23:01:32 +0000 | [diff] [blame] | 143 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 144 | #if CONFIG_ADSTYPE == CFG_8272ADS |
| 145 | #define CFG_MDIO_PIN 0x00002000 /* PC18 */ |
| 146 | #define CFG_MDC_PIN 0x00001000 /* PC19 */ |
| 147 | #else |
Wolfgang Denk | 2b792af | 2005-09-24 21:54:50 +0200 | [diff] [blame] | 148 | #define CFG_MDIO_PIN 0x00400000 /* PC9 */ |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 149 | #define CFG_MDC_PIN 0x00200000 /* PC10 */ |
| 150 | #endif /* CONFIG_ADSTYPE == CFG_8272ADS */ |
wdenk | 48b4261 | 2003-06-19 23:01:32 +0000 | [diff] [blame] | 151 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 152 | #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN) |
| 153 | #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN) |
| 154 | #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0) |
| 155 | |
| 156 | #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \ |
| 157 | else iop->pdat &= ~CFG_MDIO_PIN |
| 158 | |
| 159 | #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \ |
| 160 | else iop->pdat &= ~CFG_MDC_PIN |
wdenk | 48b4261 | 2003-06-19 23:01:32 +0000 | [diff] [blame] | 161 | |
| 162 | #define MIIDELAY udelay(1) |
| 163 | |
| 164 | #endif /* CONFIG_ETHER_ON_FCC */ |
| 165 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 166 | #if CONFIG_ADSTYPE >= CFG_PQ2FADS |
| 167 | #undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */ |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 168 | #else |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 169 | #define CONFIG_HARD_I2C 1 /* To enable I2C support */ |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 170 | #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 171 | #define CFG_I2C_SLAVE 0x7F |
| 172 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 173 | #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR) |
Wolfgang Denk | 2b792af | 2005-09-24 21:54:50 +0200 | [diff] [blame] | 174 | #define CONFIG_SPD_ADDR 0x50 |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 175 | #endif |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 176 | #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 177 | |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 178 | /*PCI*/ |
| 179 | #ifdef CONFIG_MPC8272 |
| 180 | #define CONFIG_PCI |
| 181 | #define CONFIG_PCI_PNP |
| 182 | #define CONFIG_PCI_BOOTDELAY 0 |
| 183 | #define CONFIG_PCI_SCAN_SHOW |
| 184 | #endif |
| 185 | |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 186 | #ifndef CONFIG_SDRAM_PBI |
Wolfgang Denk | 2b792af | 2005-09-24 21:54:50 +0200 | [diff] [blame] | 187 | #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */ |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 188 | #endif |
| 189 | |
| 190 | #ifndef CONFIG_8260_CLKIN |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 191 | #if CONFIG_ADSTYPE >= CFG_PQ2FADS |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 192 | #define CONFIG_8260_CLKIN 100000000 /* in Hz */ |
| 193 | #else |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 194 | #define CONFIG_8260_CLKIN 66000000 /* in Hz */ |
wdenk | db2f721f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 195 | #endif |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 196 | #endif |
| 197 | |
wdenk | e1599e8 | 2004-10-10 23:27:33 +0000 | [diff] [blame] | 198 | #define CONFIG_BAUDRATE 115200 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 199 | |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 200 | /* |
Jon Loeliger | 659e2f6 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 201 | * BOOTP options |
| 202 | */ |
| 203 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 204 | #define CONFIG_BOOTP_BOOTPATH |
| 205 | #define CONFIG_BOOTP_GATEWAY |
| 206 | #define CONFIG_BOOTP_HOSTNAME |
| 207 | |
| 208 | |
| 209 | /* |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 210 | * Command line configuration. |
| 211 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 4e62041 | 2007-10-24 18:16:01 +0200 | [diff] [blame] | 212 | #include <config_cmd_default.h> |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 213 | |
Jean-Christophe PLAGNIOL-VILLARD | 4e62041 | 2007-10-24 18:16:01 +0200 | [diff] [blame] | 214 | #define CONFIG_CMD_ASKENV |
| 215 | #define CONFIG_CMD_CACHE |
| 216 | #define CONFIG_CMD_CDP |
| 217 | #define CONFIG_CMD_DHCP |
| 218 | #define CONFIG_CMD_DIAG |
| 219 | #define CONFIG_CMD_I2C |
| 220 | #define CONFIG_CMD_IMMAP |
| 221 | #define CONFIG_CMD_IRQ |
| 222 | #define CONFIG_CMD_JFFS2 |
| 223 | #define CONFIG_CMD_MII |
| 224 | #define CONFIG_CMD_PCI |
| 225 | #define CONFIG_CMD_PING |
| 226 | #define CONFIG_CMD_PORTIO |
| 227 | #define CONFIG_CMD_REGINFO |
| 228 | #define CONFIG_CMD_SAVES |
| 229 | #define CONFIG_CMD_SDRAM |
| 230 | |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 231 | #undef CONFIG_CMD_XIMG |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 232 | |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 233 | #if CONFIG_ADSTYPE == CFG_8272ADS |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 234 | #undef CONFIG_CMD_SDRAM |
| 235 | #undef CONFIG_CMD_I2C |
| 236 | |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 237 | #elif CONFIG_ADSTYPE >= CFG_PQ2FADS |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 238 | #undef CONFIG_CMD_SDRAM |
| 239 | #undef CONFIG_CMD_I2C |
| 240 | #undef CONFIG_CMD_PCI |
| 241 | |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 242 | #else |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 243 | #undef CONFIG_CMD_PCI |
| 244 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 245 | #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 246 | |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 247 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 248 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 249 | #define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */ |
| 250 | #define CONFIG_BOOTARGS "root=/dev/mtdblock2" |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 251 | |
Jon Loeliger | 8353e13 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 252 | #if defined(CONFIG_CMD_KGDB) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 253 | #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */ |
| 254 | #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */ |
| 255 | #undef CONFIG_KGDB_NONE /* define if kgdb on something else */ |
| 256 | #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */ |
| 257 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */ |
| 258 | #endif |
| 259 | |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 260 | #define CONFIG_BZIP2 /* include support for bzip2 compressed images */ |
Wolfgang Denk | 2b792af | 2005-09-24 21:54:50 +0200 | [diff] [blame] | 261 | #undef CONFIG_WATCHDOG /* disable platform specific watchdog */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 262 | |
| 263 | /* |
| 264 | * Miscellaneous configurable options |
| 265 | */ |
wdenk | 326428c | 2003-08-31 18:37:54 +0000 | [diff] [blame] | 266 | #define CFG_HUSH_PARSER |
| 267 | #define CFG_PROMPT_HUSH_PS2 "> " |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 268 | #define CFG_LONGHELP /* undef to save memory */ |
| 269 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 8353e13 | 2007-07-08 14:14:17 -0500 | [diff] [blame] | 270 | #if defined(CONFIG_CMD_KGDB) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 271 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 272 | #else |
| 273 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 274 | #endif |
| 275 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 276 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 277 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 278 | |
| 279 | #define CFG_MEMTEST_START 0x00100000 /* memtest works on */ |
| 280 | #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ |
| 281 | |
wdenk | 901787d | 2005-04-03 23:22:21 +0000 | [diff] [blame] | 282 | #define CFG_LOAD_ADDR 0x400000 /* default load address */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 283 | |
| 284 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 285 | |
| 286 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
| 287 | |
| 288 | #define CFG_FLASH_BASE 0xff800000 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 289 | #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
| 290 | #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */ |
| 291 | #define CFG_FLASH_SIZE 8 |
| 292 | #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */ |
| 293 | #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */ |
wdenk | 8564acf | 2003-07-14 22:13:32 +0000 | [diff] [blame] | 294 | #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */ |
| 295 | #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */ |
| 296 | #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ |
| 297 | |
Wolfgang Denk | 700a0c6 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 298 | /* |
| 299 | * JFFS2 partitions |
| 300 | * |
| 301 | * Note: fake mtd_id used, no linux mtd map file |
| 302 | */ |
| 303 | #define MTDIDS_DEFAULT "nor0=mpc8260ads-0" |
| 304 | #define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)" |
wdenk | 8564acf | 2003-07-14 22:13:32 +0000 | [diff] [blame] | 305 | #define CFG_JFFS2_SORT_FRAGMENTS |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 306 | |
| 307 | /* this is stuff came out of the Motorola docs */ |
wdenk | 901787d | 2005-04-03 23:22:21 +0000 | [diff] [blame] | 308 | #ifndef CFG_LOWBOOT |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 309 | #define CFG_DEFAULT_IMMR 0x0F010000 |
wdenk | 901787d | 2005-04-03 23:22:21 +0000 | [diff] [blame] | 310 | #endif |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 311 | |
wdenk | 5d232d0 | 2003-05-22 22:52:13 +0000 | [diff] [blame] | 312 | #define CFG_IMMR 0xF0000000 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 313 | #define CFG_BCSR 0xF4500000 |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 314 | #if CONFIG_ADSTYPE == CFG_8272ADS |
| 315 | #define CFG_PCI_INT 0xF8200000 |
| 316 | #endif |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 317 | #define CFG_SDRAM_BASE 0x00000000 |
wdenk | 326428c | 2003-08-31 18:37:54 +0000 | [diff] [blame] | 318 | #define CFG_LSDRAM_BASE 0xFD000000 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 319 | |
| 320 | #define RS232EN_1 0x02000002 |
| 321 | #define RS232EN_2 0x01000001 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 322 | #define FETHIEN1 0x08000008 |
| 323 | #define FETH1_RST 0x04000004 |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 324 | #define FETHIEN2 0x10000000 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 325 | #define FETH2_RST 0x08000000 |
wdenk | 326428c | 2003-08-31 18:37:54 +0000 | [diff] [blame] | 326 | #define BCSR_PCI_MODE 0x01000000 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 327 | |
| 328 | #define CFG_INIT_RAM_ADDR CFG_IMMR |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 329 | #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 330 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 331 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 332 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 333 | |
wdenk | 901787d | 2005-04-03 23:22:21 +0000 | [diff] [blame] | 334 | #ifdef CFG_LOWBOOT |
| 335 | /* PQ2FADS flash HRCW = 0x0EB4B645 */ |
| 336 | #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\ |
| 337 | ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\ |
| 338 | ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\ |
| 339 | ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \ |
| 340 | ) |
| 341 | #else |
| 342 | /* PQ2FADS BCSR HRCW = 0x0CB23645 */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 343 | #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\ |
| 344 | ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\ |
| 345 | ( HRCW_BMS | HRCW_APPC10 ) |\ |
| 346 | ( HRCW_MODCK_H0101 ) \ |
| 347 | ) |
wdenk | 901787d | 2005-04-03 23:22:21 +0000 | [diff] [blame] | 348 | #endif |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 349 | /* no slaves */ |
| 350 | #define CFG_HRCW_SLAVE1 0 |
| 351 | #define CFG_HRCW_SLAVE2 0 |
| 352 | #define CFG_HRCW_SLAVE3 0 |
| 353 | #define CFG_HRCW_SLAVE4 0 |
| 354 | #define CFG_HRCW_SLAVE5 0 |
| 355 | #define CFG_HRCW_SLAVE6 0 |
| 356 | #define CFG_HRCW_SLAVE7 0 |
| 357 | |
| 358 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 359 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 360 | |
| 361 | #define CFG_MONITOR_BASE TEXT_BASE |
| 362 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
| 363 | # define CFG_RAMBOOT |
| 364 | #endif |
| 365 | |
| 366 | #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 367 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 368 | |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 369 | #ifdef CONFIG_BZIP2 |
| 370 | #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */ |
| 371 | #else |
| 372 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */ |
| 373 | #endif /* CONFIG_BZIP2 */ |
| 374 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 375 | #ifndef CFG_RAMBOOT |
| 376 | # define CFG_ENV_IS_IN_FLASH 1 |
wdenk | 48b4261 | 2003-06-19 23:01:32 +0000 | [diff] [blame] | 377 | # define CFG_ENV_SECT_SIZE 0x40000 |
| 378 | # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 379 | #else |
| 380 | # define CFG_ENV_IS_IN_NVRAM 1 |
| 381 | # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) |
| 382 | # define CFG_ENV_SIZE 0x200 |
| 383 | #endif /* CFG_RAMBOOT */ |
| 384 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 385 | #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
Jon Loeliger | 1cc4c45 | 2007-07-04 22:30:28 -0500 | [diff] [blame] | 386 | #if defined(CONFIG_CMD_KGDB) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 387 | # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 388 | #endif |
| 389 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 390 | #define CFG_HID0_INIT 0 |
| 391 | #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE ) |
| 392 | |
| 393 | #define CFG_HID2 0 |
| 394 | |
| 395 | #define CFG_SYPCR 0xFFFFFFC3 |
| 396 | #define CFG_BCR 0x100C0000 |
| 397 | #define CFG_SIUMCR 0x0A200000 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 398 | #define CFG_SCCR SCCR_DFBRG01 |
Wolfgang Denk | cdd917a | 2007-08-02 00:48:45 +0200 | [diff] [blame] | 399 | #define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00001801) |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 400 | #define CFG_OR0_PRELIM 0xFF800876 |
Wolfgang Denk | cdd917a | 2007-08-02 00:48:45 +0200 | [diff] [blame] | 401 | #define CFG_BR1_PRELIM (CFG_BCSR | 0x00001801) |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 402 | #define CFG_OR1_PRELIM 0xFFFF8010 |
| 403 | |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 404 | /*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/ |
| 405 | |
| 406 | #if CONFIG_ADSTYPE == CFG_8272ADS |
| 407 | #define CFG_BR3_PRELIM (CFG_PCI_INT | 0x1801) /* PCI interrupt controller */ |
| 408 | #define CFG_OR3_PRELIM 0xFFFF8010 |
| 409 | #endif |
| 410 | |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 411 | #define CFG_RMR RMR_CSRE |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 412 | #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
| 413 | #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
| 414 | #define CFG_RCCR 0 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 415 | |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 416 | #if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS) |
| 417 | #undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */ |
wdenk | 326428c | 2003-08-31 18:37:54 +0000 | [diff] [blame] | 418 | #endif /* CONFIG_ADSTYPE == CFG_8266ADS */ |
| 419 | |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 420 | #if CONFIG_ADSTYPE == CFG_PQ2FADS |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 421 | #define CFG_OR2 0xFE002EC0 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 422 | #define CFG_PSDMR 0x824B36A3 |
| 423 | #define CFG_PSRT 0x13 |
| 424 | #define CFG_LSDMR 0x828737A3 |
| 425 | #define CFG_LSRT 0x13 |
| 426 | #define CFG_MPTPR 0x2800 |
wdenk | 04a85b3 | 2004-04-15 18:22:41 +0000 | [diff] [blame] | 427 | #elif CONFIG_ADSTYPE == CFG_8272ADS |
| 428 | #define CFG_OR2 0xFC002CC0 |
| 429 | #define CFG_PSDMR 0x834E24A3 |
| 430 | #define CFG_PSRT 0x13 |
| 431 | #define CFG_MPTPR 0x2800 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 432 | #else |
wdenk | ef5a967 | 2003-12-07 00:46:27 +0000 | [diff] [blame] | 433 | #define CFG_OR2 0xFF000CA0 |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 434 | #define CFG_PSDMR 0x016EB452 |
wdenk | 2535d60 | 2003-07-17 23:16:40 +0000 | [diff] [blame] | 435 | #define CFG_PSRT 0x21 |
| 436 | #define CFG_LSDMR 0x0086A522 |
| 437 | #define CFG_LSRT 0x21 |
| 438 | #define CFG_MPTPR 0x1900 |
| 439 | #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */ |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 440 | |
| 441 | #define CFG_RESET_ADDRESS 0x04400000 |
| 442 | |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 443 | #if CONFIG_ADSTYPE == CFG_8272ADS |
| 444 | |
| 445 | /* PCI Memory map (if different from default map */ |
| 446 | #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE /* Local base */ |
| 447 | #define CFG_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */ |
| 448 | #define CFG_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \ |
| 449 | PICMR_PREFETCH_EN) |
| 450 | |
| 451 | /* |
| 452 | * These are the windows that allow the CPU to access PCI address space. |
| 453 | * All three PCI master windows, which allow the CPU to access PCI |
| 454 | * prefetch, non prefetch, and IO space (see below), must all fit within |
| 455 | * these windows. |
| 456 | */ |
| 457 | |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 458 | /* |
| 459 | * Master window that allows the CPU to access PCI Memory (prefetch). |
| 460 | * This window will be setup with the second set of Outbound ATU registers |
| 461 | * in the bridge. |
| 462 | */ |
| 463 | |
| 464 | #define CFG_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */ |
| 465 | #define CFG_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */ |
| 466 | #define CFG_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL |
| 467 | #define CFG_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */ |
| 468 | #define CFG_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN) |
| 469 | |
| 470 | /* |
| 471 | * Master window that allows the CPU to access PCI Memory (non-prefetch). |
| 472 | * This window will be setup with the second set of Outbound ATU registers |
| 473 | * in the bridge. |
| 474 | */ |
| 475 | |
| 476 | #define CFG_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */ |
| 477 | #define CFG_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */ |
| 478 | #define CFG_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL |
| 479 | #define CFG_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */ |
| 480 | #define CFG_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE) |
| 481 | |
| 482 | /* |
| 483 | * Master window that allows the CPU to access PCI IO space. |
| 484 | * This window will be setup with the first set of Outbound ATU registers |
| 485 | * in the bridge. |
| 486 | */ |
| 487 | |
| 488 | #define CFG_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */ |
| 489 | #define CFG_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */ |
| 490 | #define CFG_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL |
| 491 | #define CFG_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */ |
| 492 | #define CFG_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO) |
| 493 | |
| 494 | |
| 495 | /* PCIBR0 - for PCI IO*/ |
| 496 | #define CFG_PCI_MSTR0_LOCAL CFG_PCI_MSTR_IO_LOCAL /* Local base */ |
| 497 | #define CFG_PCIMSK0_MASK ~(CFG_PCI_MSTR_IO_SIZE - 1U) /* Size of window */ |
| 498 | /* PCIBR1 - prefetch and non-prefetch regions joined together */ |
Wolfgang Denk | 716c1dc | 2005-09-25 18:49:35 +0200 | [diff] [blame] | 499 | #define CFG_PCI_MSTR1_LOCAL CFG_PCI_MSTR_MEM_LOCAL |
Wolfgang Denk | 1972dc0 | 2005-09-25 16:27:55 +0200 | [diff] [blame] | 500 | #define CFG_PCIMSK1_MASK ~(CFG_PCI_MSTR_MEM_SIZE + CFG_PCI_MSTR_MEMIO_SIZE - 1U) |
| 501 | |
| 502 | #endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/ |
| 503 | |
Wolfgang Denk | c2d0ab4 | 2005-09-26 00:53:02 +0200 | [diff] [blame] | 504 | #if CONFIG_ADSTYPE == CFG_8272ADS |
Wolfgang Denk | c570b2f | 2005-09-26 01:06:33 +0200 | [diff] [blame] | 505 | #define CONFIG_HAS_ETH1 |
Wolfgang Denk | c2d0ab4 | 2005-09-26 00:53:02 +0200 | [diff] [blame] | 506 | #endif |
| 507 | |
wdenk | e221174 | 2002-11-02 23:30:20 +0000 | [diff] [blame] | 508 | #endif /* __CONFIG_H */ |