blob: 5549f8c5368ab2ddbcd7669a4f065d1e8acac5f2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vikas Manocha6a12ceb2016-02-11 15:47:19 -08002/*
Patrice Chotard3bc599c2017-10-23 09:53:58 +02003 * Copyright (C) 2016, STMicroelectronics - All Rights Reserved
4 * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
Vikas Manocha6a12ceb2016-02-11 15:47:19 -08005 */
6
Patrice Chotardae74de02018-01-12 09:23:49 +01007#ifndef _SERIAL_STM32_
8#define _SERIAL_STM32_
Vikas Manocha6a12ceb2016-02-11 15:47:19 -08009
Patrice Chotard60a996b2017-09-27 15:44:50 +020010#define CR1_OFFSET(x) (x ? 0x0c : 0x00)
11#define CR3_OFFSET(x) (x ? 0x14 : 0x08)
12#define BRR_OFFSET(x) (x ? 0x08 : 0x0c)
13#define ISR_OFFSET(x) (x ? 0x00 : 0x1c)
Patrice Chotard7b3b74d2018-04-20 08:59:06 +020014
15#define ICR_OFFSET 0x20
Patrick Delaunaybc709a42018-05-17 14:50:45 +020016
Patrice Chotard60a996b2017-09-27 15:44:50 +020017/*
18 * STM32F4 has one Data Register (DR) for received or transmitted
19 * data, so map Receive Data Register (RDR) and Transmit Data
20 * Register (TDR) at the same offset
21 */
22#define RDR_OFFSET(x) (x ? 0x04 : 0x24)
23#define TDR_OFFSET(x) (x ? 0x04 : 0x28)
24
25struct stm32_uart_info {
26 u8 uart_enable_bit; /* UART_CR1_UE */
27 bool stm32f4; /* true for STM32F4, false otherwise */
Patrice Chotard2a7ecc52017-09-27 15:44:51 +020028 bool has_fifo;
Patrice Chotard60a996b2017-09-27 15:44:50 +020029};
30
Patrice Chotard6c30f152017-09-27 15:44:52 +020031struct stm32_uart_info stm32f4_info = {
32 .stm32f4 = true,
33 .uart_enable_bit = 13,
Patrice Chotard6c30f152017-09-27 15:44:52 +020034 .has_fifo = false,
35};
36
Patrice Chotard2a7ecc52017-09-27 15:44:51 +020037struct stm32_uart_info stm32f7_info = {
Patrice Chotard60a996b2017-09-27 15:44:50 +020038 .uart_enable_bit = 0,
39 .stm32f4 = false,
Patrice Chotard95a07722018-09-20 15:14:15 +020040 .has_fifo = true,
Patrice Chotard2a7ecc52017-09-27 15:44:51 +020041};
42
43struct stm32_uart_info stm32h7_info = {
44 .uart_enable_bit = 0,
45 .stm32f4 = false,
Patrice Chotard2a7ecc52017-09-27 15:44:51 +020046 .has_fifo = true,
Vikas Manocha6a12ceb2016-02-11 15:47:19 -080047};
48
Patrice Chotard122b2d42017-07-18 09:29:07 +020049/* Information about a serial port */
50struct stm32x7_serial_platdata {
Patrice Chotard60a996b2017-09-27 15:44:50 +020051 fdt_addr_t base; /* address of registers in physical memory */
52 struct stm32_uart_info *uart_info;
Patrice Chotard27265ce2017-07-18 09:29:08 +020053 unsigned long int clock_rate;
Patrice Chotard122b2d42017-07-18 09:29:07 +020054};
Vikas Manocha6a12ceb2016-02-11 15:47:19 -080055
Patrice Chotard2a7ecc52017-09-27 15:44:51 +020056#define USART_CR1_FIFOEN BIT(29)
Patrick Delaunaybc709a42018-05-17 14:50:45 +020057#define USART_CR1_M1 BIT(28)
Patrice Chotard2a52a952017-09-27 15:44:48 +020058#define USART_CR1_OVER8 BIT(15)
Patrick Delaunaybc709a42018-05-17 14:50:45 +020059#define USART_CR1_M0 BIT(12)
60#define USART_CR1_PCE BIT(10)
61#define USART_CR1_PS BIT(9)
Patrice Chotard2a52a952017-09-27 15:44:48 +020062#define USART_CR1_TE BIT(3)
63#define USART_CR1_RE BIT(2)
Vikas Manocha6a12ceb2016-02-11 15:47:19 -080064
Patrice Chotard2a52a952017-09-27 15:44:48 +020065#define USART_CR3_OVRDIS BIT(12)
Vikas Manocha6c0c3ce2017-05-28 12:55:12 -070066
Patrice Chotardbe1a6f72018-05-17 14:50:43 +020067#define USART_ISR_TXE BIT(7)
68#define USART_ISR_RXNE BIT(5)
69#define USART_ISR_ORE BIT(3)
Patrick Delaunaybc709a42018-05-17 14:50:45 +020070#define USART_ISR_PE BIT(0)
Vikas Manocha6a12ceb2016-02-11 15:47:19 -080071
Patrice Chotard2a52a952017-09-27 15:44:48 +020072#define USART_BRR_F_MASK GENMASK(7, 0)
Vikas Manocha6a12ceb2016-02-11 15:47:19 -080073#define USART_BRR_M_SHIFT 4
Patrice Chotard2a52a952017-09-27 15:44:48 +020074#define USART_BRR_M_MASK GENMASK(15, 4)
Vikas Manocha6a12ceb2016-02-11 15:47:19 -080075
Patrice Chotardbe1a6f72018-05-17 14:50:43 +020076#define USART_ICR_ORECF BIT(3)
Patrick Delaunaybc709a42018-05-17 14:50:45 +020077#define USART_ICR_PCECF BIT(0)
78
Vikas Manocha6a12ceb2016-02-11 15:47:19 -080079#endif