blob: 35ceacdeca622e8c3a302e8d7413940bdac86552 [file] [log] [blame]
Magnus Lilja8449f282009-07-01 01:07:55 +02001/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
Stefano Babic86271112011-03-14 15:43:56 +010033#include <asm/arch/imx-regs.h>
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010034
Magnus Lilja8449f282009-07-01 01:07:55 +020035/* High Level Configuration Options */
Fabio Estevame89f1f92011-04-26 11:04:37 +000036#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
37#define CONFIG_MX31 /* in a mx31 */
Magnus Lilja8449f282009-07-01 01:07:55 +020038#define CONFIG_MX31_HCLK_FREQ 26000000
39#define CONFIG_MX31_CLK32 32768
40
41#define CONFIG_DISPLAY_CPUINFO
42#define CONFIG_DISPLAY_BOARDINFO
43
Fabio Estevame89f1f92011-04-26 11:04:37 +000044#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
45#define CONFIG_SETUP_MEMORY_TAGS
46#define CONFIG_INITRD_TAG
Magnus Lilja8449f282009-07-01 01:07:55 +020047
Magnus Liljad08e5ca2009-07-04 10:31:24 +020048#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Magnus Lilja8449f282009-07-01 01:07:55 +020049#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Liljad08e5ca2009-07-04 10:31:24 +020050#endif
Magnus Lilja8449f282009-07-01 01:07:55 +020051
52/*
53 * Size of malloc() pool
54 */
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010055#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +020056
57/*
58 * Hardware drivers
59 */
60
Fabio Estevame89f1f92011-04-26 11:04:37 +000061#define CONFIG_MXC_UART
62#define CONFIG_SYS_MX31_UART1
Fabio Estevamb73850f2011-04-10 08:17:50 +000063#define CONFIG_HW_WATCHDOG
Magnus Lilja8449f282009-07-01 01:07:55 +020064
Fabio Estevame89f1f92011-04-26 11:04:37 +000065#define CONFIG_HARD_SPI
66#define CONFIG_MXC_SPI
Magnus Lilja8449f282009-07-01 01:07:55 +020067#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020068#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Magnus Lilja8449f282009-07-01 01:07:55 +020069
Stefano Babicdfe5e142010-04-16 17:11:19 +020070#define CONFIG_FSL_PMIC
71#define CONFIG_FSL_PMIC_BUS 1
72#define CONFIG_FSL_PMIC_CS 2
73#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020074#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Fabio Estevame89f1f92011-04-26 11:04:37 +000075#define CONFIG_RTC_MC13783
Magnus Lilja8449f282009-07-01 01:07:55 +020076
Magnus Lilja8449f282009-07-01 01:07:55 +020077/* allow to overwrite serial and ethaddr */
78#define CONFIG_ENV_OVERWRITE
79#define CONFIG_CONS_INDEX 1
80#define CONFIG_BAUDRATE 115200
81#define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
82
83/***********************************************************
84 * Command definition
85 ***********************************************************/
86
87#include <config_cmd_default.h>
88
89#define CONFIG_CMD_MII
90#define CONFIG_CMD_PING
Fabio Estevamfc971022011-06-15 03:36:23 +000091#define CONFIG_CMD_DHCP
Magnus Lilja8449f282009-07-01 01:07:55 +020092#define CONFIG_CMD_SPI
93#define CONFIG_CMD_DATE
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010094#define CONFIG_CMD_NAND
Magnus Lilja8449f282009-07-01 01:07:55 +020095
96/*
97 * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
98 * that CFG_NO_FLASH is undefined).
99 */
100#undef CONFIG_CMD_IMLS
101
Fabio Estevamb73850f2011-04-10 08:17:50 +0000102#define BOARD_LATE_INIT
103
Magnus Lilja8449f282009-07-01 01:07:55 +0200104#define CONFIG_BOOTDELAY 3
105
106#define CONFIG_EXTRA_ENV_SETTINGS \
107 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
108 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
109 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
110 "bootcmd=run bootcmd_net\0" \
111 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100112 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
113 "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \
114 "nand erase 0x0 0x40000; " \
115 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja8449f282009-07-01 01:07:55 +0200116
Ben Warren736fead2009-07-20 22:01:11 -0700117#define CONFIG_NET_MULTI
Fabio Estevame89f1f92011-04-26 11:04:37 +0000118#define CONFIG_SMC911X
Ben Warren736fead2009-07-20 22:01:11 -0700119#define CONFIG_SMC911X_BASE 0xB6000000
Fabio Estevame89f1f92011-04-26 11:04:37 +0000120#define CONFIG_SMC911X_32_BIT
Magnus Lilja8449f282009-07-01 01:07:55 +0200121
122/*
123 * Miscellaneous configurable options
124 */
125#define CONFIG_SYS_LONGHELP /* undef to save memory */
126#define CONFIG_SYS_PROMPT "uboot> "
127#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
128/* Print Buffer Size */
129#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
130 sizeof(CONFIG_SYS_PROMPT)+16)
131/* max number of command args */
132#define CONFIG_SYS_MAXARGS 16
133/* Boot Argument Buffer Size */
134#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
135
136/* memtest works on */
137#define CONFIG_SYS_MEMTEST_START 0x80000000
138#define CONFIG_SYS_MEMTEST_END 0x10000
139
140/* default load address */
141#define CONFIG_SYS_LOAD_ADDR 0x81000000
142
143#define CONFIG_SYS_HZ 1000
144
Fabio Estevame89f1f92011-04-26 11:04:37 +0000145#define CONFIG_CMDLINE_EDITING
Magnus Lilja8449f282009-07-01 01:07:55 +0200146
147/*-----------------------------------------------------------------------
148 * Stack sizes
149 *
150 * The stack sizes are set up in start.S using the settings below
151 */
152#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
153
154/*-----------------------------------------------------------------------
155 * Physical Memory Map
156 */
157#define CONFIG_NR_DRAM_BANKS 1
158#define PHYS_SDRAM_1 CSD0_BASE
159#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevame89f1f92011-04-26 11:04:37 +0000160#define CONFIG_BOARD_EARLY_INIT_F
Magnus Lilja8449f282009-07-01 01:07:55 +0200161
Fabio Estevamed3df722011-02-09 01:17:55 +0000162#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
163#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
164#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevam026ca652011-07-04 09:29:46 +0000165#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
166 GENERATED_GBL_DATA_SIZE)
167#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
168 CONFIG_SYS_GBL_DATA_OFFSET)
Fabio Estevamed3df722011-02-09 01:17:55 +0000169
Magnus Lilja8449f282009-07-01 01:07:55 +0200170/*-----------------------------------------------------------------------
171 * FLASH and environment organization
172 */
173/* No NOR flash present */
Fabio Estevame89f1f92011-04-26 11:04:37 +0000174#define CONFIG_SYS_NO_FLASH
Magnus Lilja8449f282009-07-01 01:07:55 +0200175
Fabio Estevame89f1f92011-04-26 11:04:37 +0000176#define CONFIG_ENV_IS_IN_NAND
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100177#define CONFIG_ENV_OFFSET 0x40000
178#define CONFIG_ENV_OFFSET_REDUND 0x60000
179#define CONFIG_ENV_SIZE (128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +0200180
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100181/*
182 * NAND driver
183 */
184#define CONFIG_NAND_MXC
185#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
186#define CONFIG_SYS_MAX_NAND_DEVICE 1
187#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
188#define CONFIG_MXC_NAND_HWECC
189#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja8449f282009-07-01 01:07:55 +0200190
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200191/* NAND configuration for the NAND_SPL */
192
193/* Start copying real U-boot from the second page */
194#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
195#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000
196/* Load U-Boot to this address */
197#define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000
198#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
199
200#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
201#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
202#define CONFIG_SYS_NAND_PAGE_COUNT 64
203#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
204#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
205
206
207/* Configuration of lowlevel_init.S (clocks and SDRAM) */
208#define CCM_CCMR_SETUP 0x074B0BF5
209#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \
210 PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) | \
211 PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) | \
212 PDR0_MCU_PODF(0))
213#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
214 PLL_MFN(12))
215
216#define ESDMISC_MDDR_SETUP 0x00000004
217#define ESDMISC_MDDR_RESET_DL 0x0000000c
218#define ESDCFG0_MDDR_SETUP 0x006ac73a
219
220#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
221#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
222 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
223#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
224#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
225#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
226#define ESDCTL_RW ESDCTL_SETTINGS
227
Magnus Lilja8449f282009-07-01 01:07:55 +0200228#endif /* __CONFIG_H */