blob: 0455b1c2eca68ad3db9d1f63629d7f3980d98529 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Yusuke Godac133c1f2008-03-11 12:55:12 +09002/*
3 * Configuation settings for the Renesas R7780MP board
4 *
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +09005 * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
Yusuke Godac133c1f2008-03-11 12:55:12 +09006 * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
Yusuke Godac133c1f2008-03-11 12:55:12 +09007 */
8
9#ifndef __R7780RP_H
10#define __R7780RP_H
11
Yusuke Godac133c1f2008-03-11 12:55:12 +090012#define CONFIG_CPU_SH7780 1
13#define CONFIG_R7780MP 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020014#define CONFIG_SYS_R7780MP_OLD_FLASH 1
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090015#define __LITTLE_ENDIAN__ 1
Yusuke Godac133c1f2008-03-11 12:55:12 +090016
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +020017#define CONFIG_DISPLAY_BOARDINFO
18
Yusuke Godac133c1f2008-03-11 12:55:12 +090019#define CONFIG_CONS_SCIF0 1
20
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021#define CONFIG_SYS_SDRAM_BASE (0x08000000)
22#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090023
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_PBSIZE 256
Yusuke Godac133c1f2008-03-11 12:55:12 +090025
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090026/* Flash board support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027#define CONFIG_SYS_FLASH_BASE (0xA0000000)
28#ifdef CONFIG_SYS_R7780MP_OLD_FLASH
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090029/* NOR Flash (S29PL127J60TFI130) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
31# define CONFIG_SYS_MAX_FLASH_BANKS (2)
32# define CONFIG_SYS_MAX_FLASH_SECT 270
33# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
34 CONFIG_SYS_FLASH_BASE + 0x100000,\
35 CONFIG_SYS_FLASH_BASE + 0x400000,\
36 CONFIG_SYS_FLASH_BASE + 0x700000, }
37#else /* CONFIG_SYS_R7780MP_OLD_FLASH */
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090038/* NOR Flash (Spantion S29GL256P) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039# define CONFIG_SYS_MAX_FLASH_BANKS (1)
40# define CONFIG_SYS_MAX_FLASH_SECT 256
41# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
42#endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
Yusuke Godac133c1f2008-03-11 12:55:12 +090043
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090045/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
47#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090048/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090050
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
52#define CONFIG_SYS_RX_ETH_BUFFER (8)
Yusuke Godac133c1f2008-03-11 12:55:12 +090053
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
55#undef CONFIG_SYS_FLASH_QUIET_TEST
Yusuke Godac133c1f2008-03-11 12:55:12 +090056/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_FLASH_EMPTY_INFO
Yusuke Godac133c1f2008-03-11 12:55:12 +090058
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
60#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Yusuke Godac133c1f2008-03-11 12:55:12 +090061
62/* Board Clock */
63#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +090064#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Yusuke Godac133c1f2008-03-11 12:55:12 +090065
66/* PCI Controller */
67#if defined(CONFIG_CMD_PCI)
Yusuke Godac133c1f2008-03-11 12:55:12 +090068#define CONFIG_SH4_PCI
Nobuhiro Iwamatsuab8f4d42008-03-24 02:11:26 +090069#define CONFIG_SH7780_PCI
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +090070#define CONFIG_SH7780_PCI_LSR 0x07f00001
71#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
72#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yusuke Godac133c1f2008-03-11 12:55:12 +090073#define CONFIG_PCI_SCAN_SHOW 1
Yusuke Godac133c1f2008-03-11 12:55:12 +090074#define __mem_pci
75
76#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
77#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
78#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
79
80#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
81#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
82#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
Nobuhiro Iwamatsu04366d02009-07-08 11:42:19 +090083#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
84#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
85#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
Yusuke Godac133c1f2008-03-11 12:55:12 +090086#endif /* CONFIG_CMD_PCI */
87
88#if defined(CONFIG_CMD_NET)
Marcel Ziswilerc7c1dbb2009-09-09 21:09:00 +020089/* AX88796L Support(NE2000 base chip) */
Yusuke Godac133c1f2008-03-11 12:55:12 +090090#define CONFIG_DRIVER_AX88796L
91#define CONFIG_DRIVER_NE2000_BASE 0xA4100000
92#endif
93
94/* Compact flash Support */
Simon Glassfc843a02017-05-17 03:25:30 -060095#if defined(CONFIG_IDE)
Yusuke Godac133c1f2008-03-11 12:55:12 +090096#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_PIO_MODE 1
98#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
99#define CONFIG_SYS_IDE_MAXDEVICE 1
100#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
101#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
102#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
103#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
104#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaudf2a37fc2010-08-08 05:17:05 +0530105#define CONFIG_IDE_SWAP_IO
Simon Glassfc843a02017-05-17 03:25:30 -0600106#endif /* CONFIG_IDE */
Yusuke Godac133c1f2008-03-11 12:55:12 +0900107
108#endif /* __R7780RP_H */