blob: 0e70b2853b2913b5b54d8a2fb77c050223c2b533 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips5e918a92008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips5e918a92008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Simon Glass1af3c7f2020-05-10 11:40:09 -060011#include <linux/stringify.h>
12
Kim Phillips5e918a92008-01-16 00:38:05 -060013/*
14 * High Level Configuration Options
15 */
Kim Phillips5e918a92008-01-16 00:38:05 -060016
Anton Vorontsovc9646ed2009-06-10 00:25:30 +040017#define CONFIG_HWCONFIG
Timur Tabi89c77842008-02-08 13:15:55 -060018
19/*
20 * On-board devices
21 */
Timur Tabi89c77842008-02-08 13:15:55 -060022#define CONFIG_VSC7385_ENET
23
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips5e918a92008-01-16 00:38:05 -060025*/
26
Kim Phillips5e918a92008-01-16 00:38:05 -060027/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
29#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050030#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060031
32/*
33 * System IO Config
34 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035#define CONFIG_SYS_SICRH 0x08200000
36#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -060037
38/*
39 * Output Buffer Impedance
40 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips5e918a92008-01-16 00:38:05 -060042
43/*
Timur Tabi89c77842008-02-08 13:15:55 -060044 * Device configurations
45 */
46
47/* Vitesse 7385 */
48
49#ifdef CONFIG_VSC7385_ENET
50
51#define CONFIG_TSEC2
52
53/* The flash address and size of the VSC7385 firmware image */
54#define CONFIG_VSC7385_IMAGE 0xFE7FE000
55#define CONFIG_VSC7385_IMAGE_SIZE 8192
56
57#endif
58
59/*
Kim Phillips5e918a92008-01-16 00:38:05 -060060 * DDR Setup
61 */
Mario Six8a81bfd2019-01-21 09:18:15 +010062#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
Kim Phillips5e918a92008-01-16 00:38:05 -060064
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips5e918a92008-01-16 00:38:05 -060066
Kim Phillips5e918a92008-01-16 00:38:05 -060067#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
68
69/*
70 * Manually set up DDR parameters
71 */
Tom Rini9a56ab92022-07-23 13:04:56 -040072#define CONFIG_SYS_SDRAM_SIZE 0x10000000 /* 256 MiB */
Joe Hershberger2fef4022011-10-11 23:57:29 -050073#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
74#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
75 | CSCONFIG_ODT_WR_ONLY_CURRENT \
76 | CSCONFIG_ROW_BIT_13 \
77 | CSCONFIG_COL_BIT_10)
Kim Phillips5e918a92008-01-16 00:38:05 -060078
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_TIMING_3 0x00000000
80#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -060081 | (0 << TIMING_CFG0_WRT_SHIFT) \
82 | (0 << TIMING_CFG0_RRT_SHIFT) \
83 | (0 << TIMING_CFG0_WWT_SHIFT) \
84 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
85 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
86 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
87 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -060088 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -060090 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
91 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
92 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
93 | (13 << TIMING_CFG1_REFREC_SHIFT) \
94 | (3 << TIMING_CFG1_WRREC_SHIFT) \
95 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
96 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -060097 /* 0x3937d322 */
Joe Hershberger2fef4022011-10-11 23:57:29 -050098#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
99 | (5 << TIMING_CFG2_CPO_SHIFT) \
100 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
101 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
102 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
103 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
104 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
105 /* 0x02984cc8 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600106
Kim Phillips8eceeb72009-08-21 16:33:15 -0500107#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
108 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600109 /* 0x06090100 */
110
Joe Hershberger5afe9722011-10-11 23:57:19 -0500111#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500112 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500113 /* 0x43000000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips8eceeb72009-08-21 16:33:15 -0500115#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500116 | (0x0442 << SDRAM_MODE_SD_SHIFT))
117 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600119
120/*
121 * Memory test
122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Kim Phillips5e918a92008-01-16 00:38:05 -0600124
125/*
126 * The reserved memory
127 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600128
Kim Phillips5e918a92008-01-16 00:38:05 -0600129/*
130 * Initial RAM Base Address Setup
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200133#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Kim Phillips5e918a92008-01-16 00:38:05 -0600134
Kim Phillips5e918a92008-01-16 00:38:05 -0600135/*
136 * FLASH on the Local Bus
137 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
139#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600140
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300141/*
142 * NAND Flash on the Local Bus
143 */
Tom Rini4e590942022-11-12 17:36:51 -0500144#define CFG_SYS_NAND_BASE 0xE0600000
Mario Sixa8f97532019-01-21 09:18:01 +0100145
Mario Sixa8f97532019-01-21 09:18:01 +0100146
Timur Tabi89c77842008-02-08 13:15:55 -0600147/* Vitesse 7385 */
148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600150
Kim Phillips5e918a92008-01-16 00:38:05 -0600151/*
152 * Serial Port
153 */
Tom Rini91092132022-11-16 13:10:28 -0500154#define CFG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips5e918a92008-01-16 00:38:05 -0600155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500157 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips5e918a92008-01-16 00:38:05 -0600158
Tom Rini91092132022-11-16 13:10:28 -0500159#define CFG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
160#define CFG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips5e918a92008-01-16 00:38:05 -0600161
Anton Vorontsov2bd74602008-03-24 17:40:43 +0300162/* SERDES */
163#define CONFIG_FSL_SERDES
164#define CONFIG_FSL_SERDES1 0xe3000
165#define CONFIG_FSL_SERDES2 0xe3100
166
Kim Phillips5e918a92008-01-16 00:38:05 -0600167/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200168#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips5e918a92008-01-16 00:38:05 -0600169
170/*
171 * Config on-board RTC
172 */
173#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600175
176/*
177 * General PCI
178 * Addresses are mapped 1-1.
179 */
Tom Riniecc8d422022-11-16 13:10:33 -0500180#define CFG_SYS_PCIE1_CFG_BASE 0xA0000000
181#define CFG_SYS_PCIE1_CFG_SIZE 0x08000000
182#define CFG_SYS_PCIE1_MEM_PHYS 0xA8000000
183#define CFG_SYS_PCIE1_IO_PHYS 0xB8000000
Anton Vorontsov7e915582009-02-19 18:20:52 +0300184
Tom Riniecc8d422022-11-16 13:10:33 -0500185#define CFG_SYS_PCIE2_CFG_BASE 0xC0000000
186#define CFG_SYS_PCIE2_CFG_SIZE 0x08000000
187#define CFG_SYS_PCIE2_MEM_PHYS 0xC8000000
188#define CFG_SYS_PCIE2_IO_PHYS 0xD8000000
Anton Vorontsov7e915582009-02-19 18:20:52 +0300189
Kim Phillips5e918a92008-01-16 00:38:05 -0600190/*
191 * TSEC
192 */
Timur Tabi89c77842008-02-08 13:15:55 -0600193#ifdef CONFIG_TSEC_ENET
Kim Phillips5e918a92008-01-16 00:38:05 -0600194
Timur Tabi89c77842008-02-08 13:15:55 -0600195#define CONFIG_GMII /* MII PHY management */
196
197#define CONFIG_TSEC1
198
199#ifdef CONFIG_TSEC1
Kim Phillips5e918a92008-01-16 00:38:05 -0600200#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips5e918a92008-01-16 00:38:05 -0600202#define TSEC1_PHY_ADDR 2
Kim Phillips5e918a92008-01-16 00:38:05 -0600203#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips5e918a92008-01-16 00:38:05 -0600204#define TSEC1_PHYIDX 0
Timur Tabi89c77842008-02-08 13:15:55 -0600205#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600206
Timur Tabi89c77842008-02-08 13:15:55 -0600207#ifdef CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -0600208#define CONFIG_TSEC2_NAME "TSEC1"
Timur Tabi89c77842008-02-08 13:15:55 -0600209#define TSEC2_PHY_ADDR 0x1c
210#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
211#define TSEC2_PHYIDX 0
212#endif
Timur Tabi89c77842008-02-08 13:15:55 -0600213#endif
214
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400215#ifdef CONFIG_MMC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800216#define CONFIG_FSL_ESDHC_PIN_MUX
Tom Rini6cc04542022-10-28 20:27:13 -0400217#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400218#endif
219
Kim Phillips5e918a92008-01-16 00:38:05 -0600220/*
221 * Miscellaneous configurable options
222 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600223
Kim Phillips5e918a92008-01-16 00:38:05 -0600224/*
225 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700226 * have to be in the first 256 MB of memory, since this is
Kim Phillips5e918a92008-01-16 00:38:05 -0600227 * the maximum mapped by the Linux kernel during initialization.
228 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500229#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kim Phillips5e918a92008-01-16 00:38:05 -0600230
Kim Phillips5e918a92008-01-16 00:38:05 -0600231/*
232 * Environment Configuration
233 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600234
Joe Hershberger5afe9722011-10-11 23:57:19 -0500235#define CONFIG_NETDEV "eth1"
Kim Phillips5e918a92008-01-16 00:38:05 -0600236
Mario Six5bc05432018-03-28 14:38:20 +0200237#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000238#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500239 /* U-Boot image on TFTP server */
240#define CONFIG_UBOOTPATH "u-boot.bin"
241#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips5e918a92008-01-16 00:38:05 -0600242
Kim Phillips5e918a92008-01-16 00:38:05 -0600243#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500244 "netdev=" CONFIG_NETDEV "\0" \
245 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600246 "tftpflash=tftp $loadaddr $uboot;" \
Simon Glass98463902022-10-20 18:22:39 -0600247 "protect off " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut5368c552012-09-23 17:41:24 +0200248 " +$filesize; " \
Simon Glass98463902022-10-20 18:22:39 -0600249 "erase " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut5368c552012-09-23 17:41:24 +0200250 " +$filesize; " \
Simon Glass98463902022-10-20 18:22:39 -0600251 "cp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut5368c552012-09-23 17:41:24 +0200252 " $filesize; " \
Simon Glass98463902022-10-20 18:22:39 -0600253 "protect on " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut5368c552012-09-23 17:41:24 +0200254 " +$filesize; " \
Simon Glass98463902022-10-20 18:22:39 -0600255 "cmp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut5368c552012-09-23 17:41:24 +0200256 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500257 "fdtaddr=780000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500258 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600259 "ramdiskaddr=1000000\0" \
Tom Rini8ab76472022-03-30 18:07:17 -0400260 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600261 "console=ttyS0\0" \
262 "setbootargs=setenv bootargs " \
263 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
264 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500265 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
266 "$netdev:off " \
Kim Phillips5e918a92008-01-16 00:38:05 -0600267 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
268
Kim Phillips5e918a92008-01-16 00:38:05 -0600269#endif /* __CONFIG_H */