blob: 7ebd6175a6f6961ec1823dfe47cf448582f8ba44 [file] [log] [blame]
Kim Phillips5e918a92008-01-16 00:38:05 -06001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Kim Phillips5e918a92008-01-16 00:38:05 -06007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050016#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Kim Phillips5e918a92008-01-16 00:38:05 -060017#define CONFIG_MPC837XERDB 1
18
Timur Tabi89c77842008-02-08 13:15:55 -060019#define CONFIG_MISC_INIT_R
Anton Vorontsovc9646ed2009-06-10 00:25:30 +040020#define CONFIG_HWCONFIG
Timur Tabi89c77842008-02-08 13:15:55 -060021
22/*
23 * On-board devices
24 */
Timur Tabi89c77842008-02-08 13:15:55 -060025#define CONFIG_VSC7385_ENET
26
Kim Phillips5e918a92008-01-16 00:38:05 -060027/*
28 * System Clock Setup
29 */
30#ifdef CONFIG_PCISLAVE
31#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
32#else
33#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Kim Phillipsbe9b56d2009-07-23 14:09:38 -050034#define CONFIG_PCIE
Kim Phillips5e918a92008-01-16 00:38:05 -060035#endif
36
37#ifndef CONFIG_SYS_CLK_FREQ
38#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
39#endif
40
41/*
42 * Hardware Reset Configuration Word
43 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips5e918a92008-01-16 00:38:05 -060045 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
46 HRCWL_DDR_TO_SCB_CLK_1X1 |\
47 HRCWL_SVCOD_DIV_2 |\
48 HRCWL_CSB_TO_CLKIN_5X1 |\
49 HRCWL_CORE_TO_CSB_2X1)
50
51#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips5e918a92008-01-16 00:38:05 -060053 HRCWH_PCI_AGENT |\
54 HRCWH_PCI1_ARBITER_DISABLE |\
55 HRCWH_CORE_ENABLE |\
56 HRCWH_FROM_0XFFF00100 |\
57 HRCWH_BOOTSEQ_DISABLE |\
58 HRCWH_SW_WATCHDOG_DISABLE |\
59 HRCWH_ROM_LOC_LOCAL_16BIT |\
60 HRCWH_RL_EXT_LEGACY |\
61 HRCWH_TSEC1M_IN_RGMII |\
62 HRCWH_TSEC2M_IN_RGMII |\
63 HRCWH_BIG_ENDIAN |\
64 HRCWH_LDP_CLEAR)
65#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips5e918a92008-01-16 00:38:05 -060067 HRCWH_PCI_HOST |\
68 HRCWH_PCI1_ARBITER_ENABLE |\
69 HRCWH_CORE_ENABLE |\
70 HRCWH_FROM_0X00000100 |\
71 HRCWH_BOOTSEQ_DISABLE |\
72 HRCWH_SW_WATCHDOG_DISABLE |\
73 HRCWH_ROM_LOC_LOCAL_16BIT |\
74 HRCWH_RL_EXT_LEGACY |\
75 HRCWH_TSEC1M_IN_RGMII |\
76 HRCWH_TSEC2M_IN_RGMII |\
77 HRCWH_BIG_ENDIAN |\
78 HRCWH_LDP_CLEAR)
79#endif
80
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips5e918a92008-01-16 00:38:05 -060082*/
83
84/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050086#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Kim Phillips5e918a92008-01-16 00:38:05 -060087
88/* System Priority Control Regsiter */
Joe Hershberger5afe9722011-10-11 23:57:19 -050089#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060090
91/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
93#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050094#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060095
96/*
97 * System IO Config
98 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_SICRH 0x08200000
100#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600101
102/*
103 * Output Buffer Impedance
104 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips5e918a92008-01-16 00:38:05 -0600106
107/*
108 * IMMR new address
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600111
112/*
Timur Tabi89c77842008-02-08 13:15:55 -0600113 * Device configurations
114 */
115
116/* Vitesse 7385 */
117
118#ifdef CONFIG_VSC7385_ENET
119
120#define CONFIG_TSEC2
121
122/* The flash address and size of the VSC7385 firmware image */
123#define CONFIG_VSC7385_IMAGE 0xFE7FE000
124#define CONFIG_VSC7385_IMAGE_SIZE 8192
125
126#endif
127
128/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600129 * DDR Setup
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
132#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
133#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
134#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
135#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips5e918a92008-01-16 00:38:05 -0600136
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips5e918a92008-01-16 00:38:05 -0600138
139#undef CONFIG_DDR_ECC /* support DDR ECC function */
140#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
141
142#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
143
144/*
145 * Manually set up DDR parameters
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500148#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
149#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
150 | CSCONFIG_ODT_WR_ONLY_CURRENT \
151 | CSCONFIG_ROW_BIT_13 \
152 | CSCONFIG_COL_BIT_10)
Kim Phillips5e918a92008-01-16 00:38:05 -0600153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_DDR_TIMING_3 0x00000000
155#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600156 | (0 << TIMING_CFG0_WRT_SHIFT) \
157 | (0 << TIMING_CFG0_RRT_SHIFT) \
158 | (0 << TIMING_CFG0_WWT_SHIFT) \
159 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
160 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
161 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
162 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600163 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600165 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
166 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
167 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
168 | (13 << TIMING_CFG1_REFREC_SHIFT) \
169 | (3 << TIMING_CFG1_WRREC_SHIFT) \
170 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
171 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600172 /* 0x3937d322 */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500173#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
174 | (5 << TIMING_CFG2_CPO_SHIFT) \
175 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
176 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
177 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
178 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
179 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
180 /* 0x02984cc8 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600181
Kim Phillips8eceeb72009-08-21 16:33:15 -0500182#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
183 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600184 /* 0x06090100 */
185
186#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500187#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500188 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
189 | SDRAM_CFG_32_BE \
190 | SDRAM_CFG_2T_EN)
191 /* 0x43088000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600192#else
Joe Hershberger5afe9722011-10-11 23:57:19 -0500193#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500194 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500195 /* 0x43000000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600196#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips8eceeb72009-08-21 16:33:15 -0500198#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500199 | (0x0442 << SDRAM_MODE_SD_SHIFT))
200 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600202
203/*
204 * Memory test
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
207#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
208#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips5e918a92008-01-16 00:38:05 -0600209
210/*
211 * The reserved memory
212 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200213#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips5e918a92008-01-16 00:38:05 -0600214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
216#define CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600217#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#undef CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600219#endif
220
Kevin Hao16c8c172016-07-08 11:25:14 +0800221#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500222#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips5e918a92008-01-16 00:38:05 -0600223
224/*
225 * Initial RAM Base Address Setup
226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_RAM_LOCK 1
228#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200229#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500230#define CONFIG_SYS_GBL_DATA_OFFSET \
231 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips5e918a92008-01-16 00:38:05 -0600232
233/*
234 * Local Bus Configuration & Clock Setup
235 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500236#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
237#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Bruce0914f482010-06-17 11:37:18 -0500239#define CONFIG_FSL_ELBC 1
Kim Phillips5e918a92008-01-16 00:38:05 -0600240
241/*
242 * FLASH on the Local Bus
243 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200245#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
247#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600248
Joe Hershberger5afe9722011-10-11 23:57:19 -0500249#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
250#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
251#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Kim Phillips5e918a92008-01-16 00:38:05 -0600252
Joe Hershberger5afe9722011-10-11 23:57:19 -0500253 /* Window base at flash base */
254#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600256
Joe Hershberger5afe9722011-10-11 23:57:19 -0500257#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500258 | BR_PS_16 /* 16 bit port */ \
259 | BR_MS_GPCM /* MSEL = GPCM */ \
260 | BR_V) /* valid */
261#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600262 | OR_GPCM_XACS \
263 | OR_GPCM_SCY_9 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500264 | OR_GPCM_EHTR_SET \
Kim Phillips5e918a92008-01-16 00:38:05 -0600265 | OR_GPCM_EAD)
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500266 /* 0xFF800191 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600267
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
269#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips5e918a92008-01-16 00:38:05 -0600270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#undef CONFIG_SYS_FLASH_CHECKSUM
272#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
273#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips5e918a92008-01-16 00:38:05 -0600274
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300275/*
276 * NAND Flash on the Local Bus
277 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500278#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500279#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500280 | BR_DECC_CHK_GEN /* Use HW ECC */ \
281 | BR_PS_8 /* 8 bit port */ \
282 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500283 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500284#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500285 | OR_FCM_CSCT \
286 | OR_FCM_CST \
287 | OR_FCM_CHT \
288 | OR_FCM_SCY_1 \
289 | OR_FCM_TRLX \
290 | OR_FCM_EHTR)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500292#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300293
Timur Tabi89c77842008-02-08 13:15:55 -0600294/* Vitesse 7385 */
295
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600297
Timur Tabi89c77842008-02-08 13:15:55 -0600298#ifdef CONFIG_VSC7385_ENET
299
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500300#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
301 | BR_PS_8 \
302 | BR_MS_GPCM \
303 | BR_V)
304 /* 0xF0000801 */
305#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
306 | OR_GPCM_CSNT \
307 | OR_GPCM_XACS \
308 | OR_GPCM_SCY_15 \
309 | OR_GPCM_SETA \
310 | OR_GPCM_TRLX_SET \
311 | OR_GPCM_EHTR_SET \
312 | OR_GPCM_EAD)
313 /* 0xfffe09ff */
314
Joe Hershberger5afe9722011-10-11 23:57:19 -0500315 /* Access Base */
316#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500317#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Kim Phillips5e918a92008-01-16 00:38:05 -0600318
Timur Tabi89c77842008-02-08 13:15:55 -0600319#endif
320
Kim Phillips5e918a92008-01-16 00:38:05 -0600321/*
322 * Serial Port
323 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_NS16550_SERIAL
325#define CONFIG_SYS_NS16550_REG_SIZE 1
326#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips5e918a92008-01-16 00:38:05 -0600327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500329 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips5e918a92008-01-16 00:38:05 -0600330
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
332#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips5e918a92008-01-16 00:38:05 -0600333
Anton Vorontsov2bd74602008-03-24 17:40:43 +0300334/* SERDES */
335#define CONFIG_FSL_SERDES
336#define CONFIG_FSL_SERDES1 0xe3000
337#define CONFIG_FSL_SERDES2 0xe3100
338
Kim Phillips5e918a92008-01-16 00:38:05 -0600339/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200340#define CONFIG_SYS_I2C
341#define CONFIG_SYS_I2C_FSL
342#define CONFIG_SYS_FSL_I2C_SPEED 400000
343#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
344#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
345#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips5e918a92008-01-16 00:38:05 -0600346
347/*
348 * Config on-board RTC
349 */
350#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600352
353/*
354 * General PCI
355 * Addresses are mapped 1-1.
356 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500357#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
358#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
359#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
361#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
362#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
363#define CONFIG_SYS_PCI_IO_BASE 0x00000000
364#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
365#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600366
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
368#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
369#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600370
Anton Vorontsov7e915582009-02-19 18:20:52 +0300371#define CONFIG_SYS_PCIE1_BASE 0xA0000000
372#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
373#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
374#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
375#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
376#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
377#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
378#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
379#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
380
381#define CONFIG_SYS_PCIE2_BASE 0xC0000000
382#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
383#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
384#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
385#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
386#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
387#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
388#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
389#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
390
Kim Phillips5e918a92008-01-16 00:38:05 -0600391#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000392#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips5e918a92008-01-16 00:38:05 -0600393
Kim Phillips5e918a92008-01-16 00:38:05 -0600394#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips5e918a92008-01-16 00:38:05 -0600396#endif /* CONFIG_PCI */
397
Kim Phillips5e918a92008-01-16 00:38:05 -0600398/*
399 * TSEC
400 */
Timur Tabi89c77842008-02-08 13:15:55 -0600401#ifdef CONFIG_TSEC_ENET
Kim Phillips5e918a92008-01-16 00:38:05 -0600402
Timur Tabi89c77842008-02-08 13:15:55 -0600403#define CONFIG_GMII /* MII PHY management */
404
405#define CONFIG_TSEC1
406
407#ifdef CONFIG_TSEC1
408#define CONFIG_HAS_ETH0
Kim Phillips5e918a92008-01-16 00:38:05 -0600409#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips5e918a92008-01-16 00:38:05 -0600411#define TSEC1_PHY_ADDR 2
Kim Phillips5e918a92008-01-16 00:38:05 -0600412#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips5e918a92008-01-16 00:38:05 -0600413#define TSEC1_PHYIDX 0
Timur Tabi89c77842008-02-08 13:15:55 -0600414#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600415
Timur Tabi89c77842008-02-08 13:15:55 -0600416#ifdef CONFIG_TSEC2
417#define CONFIG_HAS_ETH1
418#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600420#define TSEC2_PHY_ADDR 0x1c
421#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
422#define TSEC2_PHYIDX 0
423#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600424
425/* Options are: TSEC[0-1] */
426#define CONFIG_ETHPRIME "TSEC0"
427
Timur Tabi89c77842008-02-08 13:15:55 -0600428#endif
429
Kim Phillips5e918a92008-01-16 00:38:05 -0600430/*
Kim Phillips730e7922008-03-28 14:31:23 -0500431 * SATA
432 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500434#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500436#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
437#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500438#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200439#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500440#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
441#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500442
443#ifdef CONFIG_FSL_SATA
444#define CONFIG_LBA48
Kim Phillips730e7922008-03-28 14:31:23 -0500445#endif
446
447/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600448 * Environment
449 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger5afe9722011-10-11 23:57:19 -0500451 #define CONFIG_ENV_ADDR \
452 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200453 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
454 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips5e918a92008-01-16 00:38:05 -0600455#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200457 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips5e918a92008-01-16 00:38:05 -0600458#endif
459
460#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200461#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips5e918a92008-01-16 00:38:05 -0600462
463/*
464 * BOOTP options
465 */
466#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips5e918a92008-01-16 00:38:05 -0600467
Kim Phillips5e918a92008-01-16 00:38:05 -0600468/*
469 * Command line configuration.
470 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600471
Kim Phillips5e918a92008-01-16 00:38:05 -0600472#undef CONFIG_WATCHDOG /* watchdog disabled */
473
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400474#ifdef CONFIG_MMC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800475#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400476#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400477#endif
478
Kim Phillips5e918a92008-01-16 00:38:05 -0600479/*
480 * Miscellaneous configurable options
481 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500482#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips5e918a92008-01-16 00:38:05 -0600483
Kim Phillips5e918a92008-01-16 00:38:05 -0600484/*
485 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700486 * have to be in the first 256 MB of memory, since this is
Kim Phillips5e918a92008-01-16 00:38:05 -0600487 * the maximum mapped by the Linux kernel during initialization.
488 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500489#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800490#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600491
492/*
493 * Core HID Setup
494 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500495#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500496#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
497 | HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200498#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips5e918a92008-01-16 00:38:05 -0600499
500/*
501 * MMU Setup
502 */
503
Becky Bruce31d82672008-05-08 19:02:12 -0500504#define CONFIG_HIGH_BATS 1 /* High BATs supported */
505
Kim Phillips5e918a92008-01-16 00:38:05 -0600506/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
508#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Kim Phillips5e918a92008-01-16 00:38:05 -0600509
Joe Hershberger5afe9722011-10-11 23:57:19 -0500510#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500511 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500512 | BATL_MEMCOHERENCE)
513#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
514 | BATU_BL_256M \
515 | BATU_VS \
516 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
518#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips5e918a92008-01-16 00:38:05 -0600519
Joe Hershberger5afe9722011-10-11 23:57:19 -0500520#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500521 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500522 | BATL_MEMCOHERENCE)
523#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
524 | BATU_BL_256M \
525 | BATU_VS \
526 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200527#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
528#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips5e918a92008-01-16 00:38:05 -0600529
530/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500531#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500532 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500533 | BATL_CACHEINHIBIT \
534 | BATL_GUARDEDSTORAGE)
535#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
536 | BATU_BL_8M \
537 | BATU_VS \
538 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200539#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
540#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips5e918a92008-01-16 00:38:05 -0600541
542/* L2 Switch: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500543#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500544 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500545 | BATL_CACHEINHIBIT \
546 | BATL_GUARDEDSTORAGE)
547#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \
548 | BATU_BL_128K \
549 | BATU_VS \
550 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200551#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
552#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips5e918a92008-01-16 00:38:05 -0600553
554/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500555#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500556 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500557 | BATL_MEMCOHERENCE)
558#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
559 | BATU_BL_32M \
560 | BATU_VS \
561 | BATU_VP)
562#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500563 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500564 | BATL_CACHEINHIBIT \
565 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200566#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips5e918a92008-01-16 00:38:05 -0600567
568/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500569#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500570#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
571 | BATU_BL_128K \
572 | BATU_VS \
573 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200574#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
575#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips5e918a92008-01-16 00:38:05 -0600576
577#ifdef CONFIG_PCI
578/* PCI MEM space: cacheable */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500579#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500580 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500581 | BATL_MEMCOHERENCE)
582#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
583 | BATU_BL_256M \
584 | BATU_VS \
585 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200586#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
587#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips5e918a92008-01-16 00:38:05 -0600588/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500589#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500590 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500591 | BATL_CACHEINHIBIT \
592 | BATL_GUARDEDSTORAGE)
593#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
594 | BATU_BL_256M \
595 | BATU_VS \
596 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200597#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
598#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips5e918a92008-01-16 00:38:05 -0600599#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200600#define CONFIG_SYS_IBAT6L (0)
601#define CONFIG_SYS_IBAT6U (0)
602#define CONFIG_SYS_IBAT7L (0)
603#define CONFIG_SYS_IBAT7U (0)
604#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
605#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
606#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
607#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips5e918a92008-01-16 00:38:05 -0600608#endif
609
Kim Phillips5e918a92008-01-16 00:38:05 -0600610#if defined(CONFIG_CMD_KGDB)
611#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips5e918a92008-01-16 00:38:05 -0600612#endif
613
614/*
615 * Environment Configuration
616 */
617#define CONFIG_ENV_OVERWRITE
618
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300619#define CONFIG_HAS_FSL_DR_USB
Nikhil Badola6c3c5752014-10-20 16:31:01 +0530620#define CONFIG_USB_EHCI_FSL
621#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300622
Joe Hershberger5afe9722011-10-11 23:57:19 -0500623#define CONFIG_NETDEV "eth1"
Kim Phillips5e918a92008-01-16 00:38:05 -0600624
Mario Six5bc05432018-03-28 14:38:20 +0200625#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000626#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500627#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000628#define CONFIG_BOOTFILE "uImage"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500629 /* U-Boot image on TFTP server */
630#define CONFIG_UBOOTPATH "u-boot.bin"
631#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips5e918a92008-01-16 00:38:05 -0600632
Joe Hershberger5afe9722011-10-11 23:57:19 -0500633 /* default location for tftp and bootm */
634#define CONFIG_LOADADDR 800000
Kim Phillips5e918a92008-01-16 00:38:05 -0600635
Kim Phillips5e918a92008-01-16 00:38:05 -0600636#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500637 "netdev=" CONFIG_NETDEV "\0" \
638 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600639 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200640 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
641 " +$filesize; " \
642 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
643 " +$filesize; " \
644 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
645 " $filesize; " \
646 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
647 " +$filesize; " \
648 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
649 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500650 "fdtaddr=780000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500651 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600652 "ramdiskaddr=1000000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500653 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600654 "console=ttyS0\0" \
655 "setbootargs=setenv bootargs " \
656 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
657 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500658 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
659 "$netdev:off " \
Kim Phillips5e918a92008-01-16 00:38:05 -0600660 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
661
662#define CONFIG_NFSBOOTCOMMAND \
663 "setenv rootdev /dev/nfs;" \
664 "run setbootargs;" \
665 "run setipargs;" \
666 "tftp $loadaddr $bootfile;" \
667 "tftp $fdtaddr $fdtfile;" \
668 "bootm $loadaddr - $fdtaddr"
669
670#define CONFIG_RAMBOOTCOMMAND \
671 "setenv rootdev /dev/ram;" \
672 "run setbootargs;" \
673 "tftp $ramdiskaddr $ramdiskfile;" \
674 "tftp $loadaddr $bootfile;" \
675 "tftp $fdtaddr $fdtfile;" \
676 "bootm $loadaddr $ramdiskaddr $fdtaddr"
677
Kim Phillips5e918a92008-01-16 00:38:05 -0600678#endif /* __CONFIG_H */