blob: 3bdebd845cd1c0d5eb7a98b4e25aae82cc7de242 [file] [log] [blame]
Eran Libertyf046ccd2005-07-28 10:08:46 -05001/*
Dave Liu03051c32007-09-18 12:36:11 +08002 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
Eran Libertyf046ccd2005-07-28 10:08:46 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Eran Libertyf046ccd2005-07-28 10:08:46 -05005 */
6
7/*
8 * CPU specific code for the MPC83xx family.
9 *
10 * Derived from the MPC8260 and MPC85xx.
11 */
12
13#include <common.h>
14#include <watchdog.h>
15#include <command.h>
16#include <mpc83xx.h>
17#include <asm/processor.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090018#include <linux/libfdt.h>
Andy Fleming75b9d4a2008-08-31 16:33:26 -050019#include <tsec.h>
Ben Warren0e8454e2008-10-22 23:32:48 -070020#include <netdev.h>
Andy Fleminge1ac3872008-10-30 16:50:14 -050021#include <fsl_esdhc.h>
Heiko Schocher99509692014-01-25 07:53:47 +010022#if defined(CONFIG_BOOTCOUNT_LIMIT) && !defined(CONFIG_MPC831x)
Zhao Qiang38d67a4e2014-06-03 16:27:07 +080023#include <linux/immap_qe.h>
Heiko Schocherf70fd132009-02-24 11:30:51 +010024#include <asm/io.h>
25#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -050026
Wolfgang Denkd87080b2006-03-31 18:32:53 +020027DECLARE_GLOBAL_DATA_PTR;
28
Eran Libertyf046ccd2005-07-28 10:08:46 -050029int checkcpu(void)
30{
Dave Liu5f820432006-11-03 19:33:44 -060031 volatile immap_t *immr;
Eran Libertyf046ccd2005-07-28 10:08:46 -050032 ulong clock = gd->cpu_clk;
33 u32 pvr = get_pvr();
Dave Liu5f820432006-11-03 19:33:44 -060034 u32 spridr;
Eran Libertyf046ccd2005-07-28 10:08:46 -050035 char buf[32];
Simon Glassd891ab92017-03-28 10:27:27 -060036 int ret;
Kim Phillipse5c4ade2008-03-28 10:19:07 -050037 int i;
38
Kim Phillipse5c4ade2008-03-28 10:19:07 -050039 const struct cpu_type {
40 char name[15];
41 u32 partid;
42 } cpu_type_list [] = {
Ilya Yanok7c619dd2010-06-28 16:44:33 +040043 CPU_TYPE_ENTRY(8308),
Gerlando Falautoa88731a2012-10-10 22:13:08 +000044 CPU_TYPE_ENTRY(8309),
Kim Phillipse5c4ade2008-03-28 10:19:07 -050045 CPU_TYPE_ENTRY(8311),
46 CPU_TYPE_ENTRY(8313),
47 CPU_TYPE_ENTRY(8314),
48 CPU_TYPE_ENTRY(8315),
49 CPU_TYPE_ENTRY(8321),
50 CPU_TYPE_ENTRY(8323),
51 CPU_TYPE_ENTRY(8343),
52 CPU_TYPE_ENTRY(8347_TBGA_),
53 CPU_TYPE_ENTRY(8347_PBGA_),
54 CPU_TYPE_ENTRY(8349),
55 CPU_TYPE_ENTRY(8358_TBGA_),
56 CPU_TYPE_ENTRY(8358_PBGA_),
57 CPU_TYPE_ENTRY(8360),
58 CPU_TYPE_ENTRY(8377),
59 CPU_TYPE_ENTRY(8378),
60 CPU_TYPE_ENTRY(8379),
61 };
Eran Libertyf046ccd2005-07-28 10:08:46 -050062
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063 immr = (immap_t *)CONFIG_SYS_IMMR;
Dave Liu5f820432006-11-03 19:33:44 -060064
Simon Glassd891ab92017-03-28 10:27:27 -060065 ret = prt_83xx_rsr();
66 if (ret)
67 return ret;
68
Kim Phillips54b2d432007-04-30 15:26:21 -050069 puts("CPU: ");
Scott Wood95e7ef82007-04-16 14:34:16 -050070
71 switch (pvr & 0xffff0000) {
72 case PVR_E300C1:
73 printf("e300c1, ");
74 break;
75
76 case PVR_E300C2:
77 printf("e300c2, ");
78 break;
79
80 case PVR_E300C3:
81 printf("e300c3, ");
82 break;
83
Dave Liu03051c32007-09-18 12:36:11 +080084 case PVR_E300C4:
85 printf("e300c4, ");
86 break;
87
Scott Wood95e7ef82007-04-16 14:34:16 -050088 default:
89 printf("Unknown core, ");
Eran Libertyf046ccd2005-07-28 10:08:46 -050090 }
91
Dave Liu5f820432006-11-03 19:33:44 -060092 spridr = immr->sysconf.spridr;
Rafal Jaworowski6902df52005-10-17 02:39:53 +020093
Kim Phillipse5c4ade2008-03-28 10:19:07 -050094 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
95 if (cpu_type_list[i].partid == PARTID_NO_E(spridr)) {
96 puts("MPC");
97 puts(cpu_type_list[i].name);
98 if (IS_E_PROCESSOR(spridr))
99 puts("E");
Kim Phillipsdfe812c2010-04-15 17:36:02 -0500100 if ((SPR_FAMILY(spridr) == SPR_834X_FAMILY ||
101 SPR_FAMILY(spridr) == SPR_836X_FAMILY) &&
102 REVID_MAJOR(spridr) >= 2)
Kim Phillipse5c4ade2008-03-28 10:19:07 -0500103 puts("A");
104 printf(", Rev: %d.%d", REVID_MAJOR(spridr),
105 REVID_MINOR(spridr));
106 break;
107 }
108
109 if (i == ARRAY_SIZE(cpu_type_list))
110 printf("(SPRIDR %08x unknown), ", spridr);
111
112 printf(" at %s MHz, ", strmhz(buf, clock));
113
Simon Glassc6731fe2012-12-13 20:48:47 +0000114 printf("CSB: %s MHz\n", strmhz(buf, gd->arch.csb_clk));
Kim Phillips54b2d432007-04-30 15:26:21 -0500115
Eran Libertyf046ccd2005-07-28 10:08:46 -0500116 return 0;
117}
118
Eran Libertyf046ccd2005-07-28 10:08:46 -0500119int
Wolfgang Denk54841ab2010-06-28 22:00:46 +0200120do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
Eran Libertyf046ccd2005-07-28 10:08:46 -0500121{
Wolfgang Denk07a25052005-08-05 19:49:35 +0200122 ulong msr;
123#ifndef MPC83xx_RESET
124 ulong addr;
125#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -0500126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500128
Michael Zaidman4c006dd2010-02-15 10:02:32 +0200129 puts("Resetting the board.\n");
130
Eran Libertyf046ccd2005-07-28 10:08:46 -0500131#ifdef MPC83xx_RESET
Michael Zaidman4c006dd2010-02-15 10:02:32 +0200132
Eran Libertyf046ccd2005-07-28 10:08:46 -0500133 /* Interrupts and MMU off */
134 __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
135
136 msr &= ~( MSR_EE | MSR_IR | MSR_DR);
137 __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
138
139 /* enable Reset Control Reg */
140 immap->reset.rpr = 0x52535445;
Marian Balakowicz6d8ae5a2006-03-14 16:12:48 +0100141 __asm__ __volatile__ ("sync");
142 __asm__ __volatile__ ("isync");
Eran Libertyf046ccd2005-07-28 10:08:46 -0500143
144 /* confirm Reset Control Reg is enabled */
145 while(!((immap->reset.rcer) & RCER_CRE));
146
Eran Libertyf046ccd2005-07-28 10:08:46 -0500147 udelay(200);
148
149 /* perform reset, only one bit */
Wolfgang Denk07a25052005-08-05 19:49:35 +0200150 immap->reset.rcr = RCR_SWHR;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500151
Wolfgang Denk07a25052005-08-05 19:49:35 +0200152#else /* ! MPC83xx_RESET */
153
154 immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
155
156 /* Interrupts and MMU off */
157 __asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
Eran Libertyf046ccd2005-07-28 10:08:46 -0500158
159 msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
160 __asm__ __volatile__ ("mtmsr %0"::"r" (msr));
161
162 /*
163 * Trying to execute the next instruction at a non-existing address
164 * should cause a machine check, resulting in reset
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166 addr = CONFIG_SYS_RESET_ADDRESS;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500167
Eran Libertyf046ccd2005-07-28 10:08:46 -0500168 ((void (*)(void)) addr) ();
Wolfgang Denk07a25052005-08-05 19:49:35 +0200169#endif /* MPC83xx_RESET */
170
Eran Libertyf046ccd2005-07-28 10:08:46 -0500171 return 1;
172}
173
174
175/*
176 * Get timebase clock frequency (like cpu_clk in Hz)
177 */
178
179unsigned long get_tbclk(void)
180{
Masahiro Yamada63a75782016-09-06 22:17:38 +0900181 return (gd->bus_clk + 3L) / 4L;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500182}
183
184
185#if defined(CONFIG_WATCHDOG)
186void watchdog_reset (void)
187{
Timur Tabi2ad6b512006-10-31 18:44:42 -0600188 int re_enable = disable_interrupts();
189
190 /* Reset the 83xx watchdog */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
Timur Tabi2ad6b512006-10-31 18:44:42 -0600192 immr->wdt.swsrr = 0x556c;
193 immr->wdt.swsrr = 0xaa39;
194
195 if (re_enable)
196 enable_interrupts ();
Eran Libertyf046ccd2005-07-28 10:08:46 -0500197}
Timur Tabi2ad6b512006-10-31 18:44:42 -0600198#endif
Kumar Gala62ec6412006-01-11 16:48:10 -0600199
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500200/*
201 * Initializes on-chip ethernet controllers.
202 * to override, implement board_eth_init()
Ben Warrendd354792008-06-23 22:57:27 -0700203 */
Ben Warrendd354792008-06-23 22:57:27 -0700204int cpu_eth_init(bd_t *bis)
205{
Haiying Wang8e552582009-06-04 16:12:41 -0400206#if defined(CONFIG_UEC_ETH)
207 uec_standard_init(bis);
Ben Warren0e8454e2008-10-22 23:32:48 -0700208#endif
Haiying Wang8e552582009-06-04 16:12:41 -0400209
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500210#if defined(CONFIG_TSEC_ENET)
211 tsec_standard_init(bis);
Ben Warrendd354792008-06-23 22:57:27 -0700212#endif
Ben Warrendd354792008-06-23 22:57:27 -0700213 return 0;
214}
Andy Fleminge1ac3872008-10-30 16:50:14 -0500215
216/*
217 * Initializes on-chip MMC controllers.
218 * to override, implement board_mmc_init()
219 */
220int cpu_mmc_init(bd_t *bis)
221{
222#ifdef CONFIG_FSL_ESDHC
223 return fsl_esdhc_mmc_init(bis);
224#else
225 return 0;
226#endif
227}