blob: 2cae9668c447f99014d95600f8c2d2e60628c3e5 [file] [log] [blame]
York Sunf749db32014-06-23 15:15:56 -07001/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sunf749db32014-06-23 15:15:56 -070010#define CONFIG_REMAKE_ELF
Mingkai Hu9f3183d2015-10-26 19:47:50 +080011#define CONFIG_FSL_LAYERSCAPE
Mingkai Hu9f3183d2015-10-26 19:47:50 +080012#define CONFIG_MP
York Sunf749db32014-06-23 15:15:56 -070013#define CONFIG_GICV3
Bhupesh Sharma9c66ce62015-01-06 13:11:21 -080014#define CONFIG_FSL_TZPC_BP147
York Sunf749db32014-06-23 15:15:56 -070015
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053016#include <asm/arch/ls2080a_stream_id.h>
Mingkai Hu9f3183d2015-10-26 19:47:50 +080017#include <asm/arch/config.h>
Minghuan Lian31d34c62015-03-20 19:28:16 -070018
Mingkai Hu9f3183d2015-10-26 19:47:50 +080019/* Link Definitions */
20#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
21
Bhupesh Sharma422cb082015-03-19 09:20:43 -070022/* We need architecture specific misc initializations */
23#define CONFIG_ARCH_MISC_INIT
24
Aneesh Bansalbcb55f62016-04-06 22:25:51 +053025#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
26
York Sunf749db32014-06-23 15:15:56 -070027/* Link Definitions */
Yuan Yaoa646f662016-06-08 18:25:00 +080028#ifndef CONFIG_QSPI_BOOT
Scott Woodb2d5ac52015-03-24 13:25:02 -070029#ifdef CONFIG_SPL
30#define CONFIG_SYS_TEXT_BASE 0x80400000
31#else
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070032#define CONFIG_SYS_TEXT_BASE 0x30100000
Scott Woodb2d5ac52015-03-24 13:25:02 -070033#endif
Yuan Yaoa646f662016-06-08 18:25:00 +080034#endif
York Sunf749db32014-06-23 15:15:56 -070035
Prabhakar Kushwahae211c122014-07-16 09:21:12 +053036#ifdef CONFIG_EMU
York Sunf749db32014-06-23 15:15:56 -070037#define CONFIG_SYS_NO_FLASH
Prabhakar Kushwahae211c122014-07-16 09:21:12 +053038#endif
York Sunf749db32014-06-23 15:15:56 -070039
40#define CONFIG_SUPPORT_RAW_INITRD
41
42#define CONFIG_SKIP_LOWLEVEL_INIT
43#define CONFIG_BOARD_EARLY_INIT_F 1
44
Scott Woodb2d5ac52015-03-24 13:25:02 -070045#ifndef CONFIG_SPL
York Sunf749db32014-06-23 15:15:56 -070046#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Scott Woodb2d5ac52015-03-24 13:25:02 -070047#endif
York Sunf749db32014-06-23 15:15:56 -070048#ifndef CONFIG_SYS_FSL_DDR4
York Sunf749db32014-06-23 15:15:56 -070049#define CONFIG_SYS_DDR_RAW_TIMING
50#endif
York Sunf749db32014-06-23 15:15:56 -070051
52#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
53
Mingkai Hu9f3183d2015-10-26 19:47:50 +080054#define CONFIG_VERY_BIG_RAM
York Sunf749db32014-06-23 15:15:56 -070055#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
56#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
57#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
58#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sund9c68b12014-08-13 10:21:05 -070059#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
60
York Sun8bfa3012014-09-08 12:20:01 -070061/*
62 * SMP Definitinos
63 */
64#define CPU_RELEASE_ADDR secondary_boot_func
65
York Sund9c68b12014-08-13 10:21:05 -070066#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053067#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sund9c68b12014-08-13 10:21:05 -070068#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
69/*
70 * DDR controller use 0 as the base address for binding.
71 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
72 */
73#define CONFIG_SYS_DP_DDR_BASE_PHY 0
74#define CONFIG_DP_DDR_CTRL 2
75#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053076#endif
York Sunf749db32014-06-23 15:15:56 -070077
78/* Generic Timer Definitions */
York Sun207774b2015-03-20 19:28:08 -070079/*
80 * This is not an accurate number. It is used in start.S. The frequency
81 * will be udpated later when get_bus_freq(0) is available.
82 */
83#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sunf749db32014-06-23 15:15:56 -070084
85/* Size of malloc() pool */
Prabhakar Kushwahaaa66acb2015-03-19 09:20:47 -070086#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sunf749db32014-06-23 15:15:56 -070087
88/* I2C */
York Sunf749db32014-06-23 15:15:56 -070089#define CONFIG_SYS_I2C
90#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +020091#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
92#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -070093#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
94#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
York Sunf749db32014-06-23 15:15:56 -070095
96/* Serial Port */
York Sun7288c2c2015-03-20 19:28:23 -070097#define CONFIG_CONS_INDEX 1
York Sunf749db32014-06-23 15:15:56 -070098#define CONFIG_SYS_NS16550_SERIAL
99#define CONFIG_SYS_NS16550_REG_SIZE 1
100#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
101
102#define CONFIG_BAUDRATE 115200
103#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
104
105/* IFC */
106#define CONFIG_FSL_IFC
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700107
York Sunf749db32014-06-23 15:15:56 -0700108/*
York Sun7288c2c2015-03-20 19:28:23 -0700109 * During booting, IFC is mapped at the region of 0x30000000.
110 * But this region is limited to 256MB. To accommodate NOR, promjet
111 * and FPGA. This region is divided as below:
112 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
113 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
114 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
115 *
116 * To accommodate bigger NOR flash and other devices, we will map IFC
117 * chip selects to as below:
118 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
119 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
120 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
121 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
122 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
123 *
124 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sunf749db32014-06-23 15:15:56 -0700125 * CONFIG_SYS_FLASH_BASE has the final address (core view)
126 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
127 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
128 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
129 */
York Sun7288c2c2015-03-20 19:28:23 -0700130
York Sunf749db32014-06-23 15:15:56 -0700131#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
132#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
133#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
134
York Sun7288c2c2015-03-20 19:28:23 -0700135#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
136#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
137
York Sun7288c2c2015-03-20 19:28:23 -0700138#ifndef __ASSEMBLY__
139unsigned long long get_qixis_addr(void);
140#endif
141#define QIXIS_BASE get_qixis_addr()
142#define QIXIS_BASE_PHYS 0x20000000
143#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lu8b064602015-03-20 19:28:31 -0700144#define QIXIS_STAT_PRES1 0xb
145#define QIXIS_SDID_MASK 0x07
146#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun7288c2c2015-03-20 19:28:23 -0700147
148#define CONFIG_SYS_NAND_BASE 0x530000000ULL
149#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwahae211c122014-07-16 09:21:12 +0530150
York Sunf749db32014-06-23 15:15:56 -0700151/* MC firmware */
152#define CONFIG_FSL_MC_ENET
York Sunf749db32014-06-23 15:15:56 -0700153/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Rivera125e2bc2015-03-20 19:28:18 -0700154#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
155#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
156#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
157#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Sun3c1d2182016-04-04 11:41:26 -0700158/* For LS2085A */
J. German Riverac1000c12015-07-02 11:28:58 +0530159#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
160#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sunf749db32014-06-23 15:15:56 -0700161
Prabhakar Kushwaha5c055082015-06-02 10:55:52 +0530162/*
163 * Carve out a DDR region which will not be used by u-boot/Linux
164 *
165 * It will be used by MC and Debug Server. The MC region must be
166 * 512MB aligned, so the min size to hide is 512MB.
167 */
York Sunb63a9502016-08-03 12:33:00 -0700168#ifdef CONFIG_FSL_MC_ENET
Pratiyush Mohan Srivastava52c11d42015-12-22 16:49:34 +0530169#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
York Sunc0492142015-12-07 11:08:58 -0800170#define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
York Sunf749db32014-06-23 15:15:56 -0700171#endif
172
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700173/* PCIe */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400174#define CONFIG_PCIE1 /* PCIE controller 1 */
175#define CONFIG_PCIE2 /* PCIE controller 2 */
176#define CONFIG_PCIE3 /* PCIE controller 3 */
177#define CONFIG_PCIE4 /* PCIE controller 4 */
Prabhakar Kushwaha252b17e2015-05-28 14:53:58 +0530178#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
Prabhakar Kushwaha06b53012015-11-09 16:42:20 +0530179#ifdef CONFIG_LS2080A
Prabhakar Kushwaha44937212015-11-09 16:42:07 +0530180#define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
Prabhakar Kushwaha06b53012015-11-09 16:42:20 +0530181#endif
182
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700183#define CONFIG_SYS_PCI_64BIT
184
185#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
186#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
187#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
188#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
189
190#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
191#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
192#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
193
194#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
195#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
196#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
197
York Sunf749db32014-06-23 15:15:56 -0700198/* Command line configuration */
York Sunf749db32014-06-23 15:15:56 -0700199#define CONFIG_CMD_ENV
York Sunf749db32014-06-23 15:15:56 -0700200
201/* Miscellaneous configurable options */
202#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
York Sun8bfa3012014-09-08 12:20:01 -0700203#define CONFIG_ARCH_EARLY_INIT_R
York Sunf749db32014-06-23 15:15:56 -0700204
205/* Physical Memory Map */
206/* fixme: these need to be checked against the board */
207#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sunf749db32014-06-23 15:15:56 -0700208
York Sund9c68b12014-08-13 10:21:05 -0700209#define CONFIG_NR_DRAM_BANKS 3
York Sunf749db32014-06-23 15:15:56 -0700210
York Sunf749db32014-06-23 15:15:56 -0700211#define CONFIG_HWCONFIG
212#define HWCONFIG_BUFFER_SIZE 128
213
Alison Wang1d3a76f2015-11-13 16:49:06 +0800214/* Allow to overwrite serial and ethaddr */
215#define CONFIG_ENV_OVERWRITE
216
York Sunf749db32014-06-23 15:15:56 -0700217/* Initial environment variables */
218#define CONFIG_EXTRA_ENV_SETTINGS \
219 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
220 "loadaddr=0x80100000\0" \
221 "kernel_addr=0x100000\0" \
222 "ramdisk_addr=0x800000\0" \
223 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700224 "fdt_high=0xa0000000\0" \
York Sunf749db32014-06-23 15:15:56 -0700225 "initrd_high=0xffffffffffffffff\0" \
226 "kernel_start=0x581200000\0" \
Stuart Yoder052ddd52015-01-06 13:18:57 -0800227 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha97421bd2015-07-01 16:28:22 +0530228 "kernel_size=0x2800000\0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530229 "console=ttyAMA0,38400n8\0" \
230 "mcinitcmd=fsl_mc start mc 0x580300000" \
231 " 0x580800000 \0"
York Sunf749db32014-06-23 15:15:56 -0700232
Prabhakar Kushwaha56cd0762015-08-02 09:11:44 +0530233#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
York Suned77b702016-02-29 15:58:20 -0800234 "earlycon=uart8250,mmio,0x21c0500 " \
Bhupesh Sharma34cc7542015-05-28 14:54:02 +0530235 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
Ashish Kumar9e71bb9c2016-01-14 18:12:29 +0530236 " hugepagesz=2m hugepages=256"
Prabhakar Kushwaha9f3e1b82016-02-03 17:04:07 +0530237#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580700000 &&" \
238 " cp.b $kernel_start $kernel_load" \
239 " $kernel_size && bootm $kernel_load"
York Sunf749db32014-06-23 15:15:56 -0700240
York Sunf749db32014-06-23 15:15:56 -0700241/* Monitor Command Prompt */
242#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sunf749db32014-06-23 15:15:56 -0700243#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
244 sizeof(CONFIG_SYS_PROMPT) + 16)
York Sunf749db32014-06-23 15:15:56 -0700245#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
246#define CONFIG_SYS_LONGHELP
247#define CONFIG_CMDLINE_EDITING 1
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700248#define CONFIG_AUTO_COMPLETE
York Sunf749db32014-06-23 15:15:56 -0700249#define CONFIG_SYS_MAXARGS 64 /* max command args */
250
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700251#define CONFIG_PANIC_HANG /* do not reset board on panic */
252
Scott Woodb2d5ac52015-03-24 13:25:02 -0700253#define CONFIG_SPL_BSS_START_ADDR 0x80100000
254#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Scott Woodb2d5ac52015-03-24 13:25:02 -0700255#define CONFIG_SPL_FRAMEWORK
Scott Woodb2d5ac52015-03-24 13:25:02 -0700256#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
Scott Woodb2d5ac52015-03-24 13:25:02 -0700257#define CONFIG_SPL_MAX_SIZE 0x16000
Scott Woodb2d5ac52015-03-24 13:25:02 -0700258#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
259#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
260#define CONFIG_SPL_TEXT_BASE 0x1800a000
261
262#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
263#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
264#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
265#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Yuan Yao74cac002016-06-08 18:24:58 +0800266#define CONFIG_SYS_MONITOR_LEN (640 * 1024)
Scott Woodb2d5ac52015-03-24 13:25:02 -0700267
Bhupesh Sharma34cc7542015-05-28 14:54:02 +0530268#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
269
Aneesh Bansalbcb55f62016-04-06 22:25:51 +0530270/* Hash command with SHA acceleration supported in hardware */
271#ifdef CONFIG_FSL_CAAM
272#define CONFIG_CMD_HASH
273#define CONFIG_SHA_HW_ACCEL
274#endif
275
York Sunf749db32014-06-23 15:15:56 -0700276#endif /* __LS2_COMMON_H */