blob: dd1decdcd9499d9fc5344e03f04e8514c5eea16d [file] [log] [blame]
wdenk12f34242003-09-02 22:48:03 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
wdenkfbe4b5c2003-10-06 21:55:32 +00005 * (C) Copyright 2003
6 * DAVE Srl
wdenk12f34242003-09-02 22:48:03 +00007 *
wdenkfbe4b5c2003-10-06 21:55:32 +00008 * http://www.dave-tech.it
9 * http://www.wawnet.biz
10 * mailto:info@wawnet.biz
11 *
12 * Credits: Stefan Roese, Wolfgang Denk
wdenk12f34242003-09-02 22:48:03 +000013 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30/*
31 * board/config.h - configuration options, board specific
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
wdenk42d1f032003-10-15 23:53:47 +000037#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
wdenkfbe4b5c2003-10-06 21:55:32 +000038#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
39#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
wdenkc837dcb2004-01-20 23:12:12 +000040#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
41#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
wdenkfbe4b5c2003-10-06 21:55:32 +000042#endif
43
wdenke55ca7e2004-07-01 21:40:08 +000044
45/* Only one of the following two symbols must be defined (default is 25 MHz)
46 * CONFIG_PPCHAMELEON_CLK_25
47 * CONFIG_PPCHAMELEON_CLK_33
48 */
wdenk281e00a2004-08-01 22:48:16 +000049#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
Wolfgang Denk0f18cb62005-07-31 00:30:09 +020050#define CONFIG_PPCHAMELEON_CLK_25
wdenk281e00a2004-08-01 22:48:16 +000051#endif
wdenke55ca7e2004-07-01 21:40:08 +000052
53#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
54#error "* Two external frequencies (SysClk) are defined! *"
55#endif
56
57#undef CONFIG_PPCHAMELEON_SMI712
58
wdenk12f34242003-09-02 22:48:03 +000059/*
60 * Debug stuff
61 */
wdenkc837dcb2004-01-20 23:12:12 +000062#undef __DEBUG_START_FROM_SRAM__
wdenk12f34242003-09-02 22:48:03 +000063#define __DISABLE_MACHINE_EXCEPTION__
64
65#ifdef __DEBUG_START_FROM_SRAM__
66#define CFG_DUMMY_FLASH_SIZE 1024*1024*4
67#endif
68
69/*
70 * High Level Configuration Options
71 * (easy to change)
72 */
73
74#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000075#define CONFIG_4xx 1 /* ...member of PPC4xx family */
76#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
wdenk12f34242003-09-02 22:48:03 +000077
wdenkc837dcb2004-01-20 23:12:12 +000078#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
79#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenk12f34242003-09-02 22:48:03 +000080
wdenke55ca7e2004-07-01 21:40:08 +000081
82#ifdef CONFIG_PPCHAMELEON_CLK_25
wdenk281e00a2004-08-01 22:48:16 +000083# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenke55ca7e2004-07-01 21:40:08 +000084#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenk281e00a2004-08-01 22:48:16 +000085# define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenke55ca7e2004-07-01 21:40:08 +000086#else
wdenk281e00a2004-08-01 22:48:16 +000087# error "* External frequency (SysClk) not defined! *"
wdenke55ca7e2004-07-01 21:40:08 +000088#endif
wdenk12f34242003-09-02 22:48:03 +000089
wdenk12f34242003-09-02 22:48:03 +000090#define CONFIG_BAUDRATE 115200
wdenk4d816772003-09-03 14:03:26 +000091#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk12f34242003-09-02 22:48:03 +000092
wdenk12f34242003-09-02 22:48:03 +000093#undef CONFIG_BOOTARGS
wdenk12f34242003-09-02 22:48:03 +000094
wdenk200f8c72003-09-13 19:13:29 +000095/* Ethernet stuff */
96#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
97#define CONFIG_ETHADDR 00:50:c2:1e:af:fe
wdenke2ffd592004-12-31 09:32:47 +000098#define CONFIG_HAS_ETH1
wdenkc837dcb2004-01-20 23:12:12 +000099#define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
wdenk12f34242003-09-02 22:48:03 +0000100
101#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
102#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
103
wdenk12f34242003-09-02 22:48:03 +0000104#undef CONFIG_EXT_PHY
wdenkcea655a2004-06-06 23:53:59 +0000105#define CONFIG_NET_MULTI 1
wdenk4d816772003-09-03 14:03:26 +0000106
wdenk12f34242003-09-02 22:48:03 +0000107#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +0000108#ifndef CONFIG_EXT_PHY
stroesebf418862005-06-30 13:06:07 +0000109#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
110#define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
wdenk12f34242003-09-02 22:48:03 +0000111#else
wdenkc837dcb2004-01-20 23:12:12 +0000112#define CONFIG_PHY_ADDR 2 /* PHY address */
wdenk12f34242003-09-02 22:48:03 +0000113#endif
wdenkc837dcb2004-01-20 23:12:12 +0000114#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
wdenk12f34242003-09-02 22:48:03 +0000115
Jon Loeligeracf02692007-07-08 14:49:44 -0500116
117/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500118 * BOOTP options
119 */
120#define CONFIG_BOOTP_BOOTFILESIZE
121#define CONFIG_BOOTP_BOOTPATH
122#define CONFIG_BOOTP_GATEWAY
123#define CONFIG_BOOTP_HOSTNAME
124
125
126/*
Jon Loeligeracf02692007-07-08 14:49:44 -0500127 * Command line configuration.
128 */
129#include <config_cmd_default.h>
130
131#define CONFIG_CMD_DATE
132#define CONFIG_CMD_DHCP
133#define CONFIG_CMD_ELF
134#define CONFIG_CMD_EEPROM
135#define CONFIG_CMD_I2C
136#define CONFIG_CMD_IRQ
137#define CONFIG_CMD_JFFS2
138#define CONFIG_CMD_MII
139#define CONFIG_CMD_NAND
140#define CONFIG_CMD_NFS
141#define CONFIG_CMD_PCI
142#define CONFIG_CMD_SNTP
143
wdenk12f34242003-09-02 22:48:03 +0000144
145#define CONFIG_MAC_PARTITION
146#define CONFIG_DOS_PARTITION
147
wdenkc837dcb2004-01-20 23:12:12 +0000148#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk12f34242003-09-02 22:48:03 +0000149
wdenke6325152005-03-17 16:43:10 +0000150#define CONFIG_RTC_M41T11 1 /* uses a M41T00 RTC */
151#define CFG_I2C_RTC_ADDR 0x68
152#define CFG_M41T11_BASE_YEAR 1900
wdenk12f34242003-09-02 22:48:03 +0000153
Stefan Roese62534be2006-03-17 10:28:24 +0100154/*
155 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
156 */
wdenkc837dcb2004-01-20 23:12:12 +0000157#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenk12f34242003-09-02 22:48:03 +0000158
Stefan Roese62534be2006-03-17 10:28:24 +0100159/* SDRAM timings used in datasheet */
160#define CFG_SDRAM_CL 2
161#define CFG_SDRAM_tRP 20
162#define CFG_SDRAM_tRC 65
163#define CFG_SDRAM_tRCD 20
164#undef CFG_SDRAM_tRFC
165
wdenk12f34242003-09-02 22:48:03 +0000166/*
167 * Miscellaneous configurable options
168 */
169#define CFG_LONGHELP /* undef to save memory */
wdenk4d816772003-09-03 14:03:26 +0000170#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk12f34242003-09-02 22:48:03 +0000171
172#undef CFG_HUSH_PARSER /* use "hush" command parser */
173#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000174#define CFG_PROMPT_HUSH_PS2 "> "
wdenk12f34242003-09-02 22:48:03 +0000175#endif
176
Jon Loeligeracf02692007-07-08 14:49:44 -0500177#if defined(CONFIG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000178#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000179#else
wdenkc837dcb2004-01-20 23:12:12 +0000180#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000181#endif
182#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
183#define CFG_MAXARGS 16 /* max number of command args */
184#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
185
wdenkc837dcb2004-01-20 23:12:12 +0000186#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk12f34242003-09-02 22:48:03 +0000187
wdenkc837dcb2004-01-20 23:12:12 +0000188#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk12f34242003-09-02 22:48:03 +0000189
190#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
191#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
192
wdenk10767cc2004-05-13 13:23:58 +0000193#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
wdenkc837dcb2004-01-20 23:12:12 +0000194#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
wdenk10767cc2004-05-13 13:23:58 +0000195#define CFG_BASE_BAUD 691200
wdenk12f34242003-09-02 22:48:03 +0000196
197/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000198#define CFG_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000199 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
200 57600, 115200, 230400, 460800, 921600 }
wdenk12f34242003-09-02 22:48:03 +0000201
202#define CFG_LOAD_ADDR 0x100000 /* default load address */
203#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
204
wdenkc837dcb2004-01-20 23:12:12 +0000205#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk12f34242003-09-02 22:48:03 +0000206
207#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
208
209/*-----------------------------------------------------------------------
210 * NAND-FLASH stuff
211 *-----------------------------------------------------------------------
212 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100213/*
214 * nand device 1 on dave (PPChameleonEVB) needs more time,
215 * so we just introduce additional wait in nand_wait(),
216 * effectively for both devices.
217 */
218#define PPCHAMELON_NAND_TIMER_HACK
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100219
wdenk12f34242003-09-02 22:48:03 +0000220#define CFG_NAND0_BASE 0xFF400000
221#define CFG_NAND1_BASE 0xFF000000
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100222#define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, CFG_NAND1_BASE }
223#define NAND_BIG_DELAY_US 25
224#define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
wdenk12f34242003-09-02 22:48:03 +0000225
wdenk12f34242003-09-02 22:48:03 +0000226#define NAND_MAX_CHIPS 1
227
wdenkc837dcb2004-01-20 23:12:12 +0000228#define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100229#define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenkc837dcb2004-01-20 23:12:12 +0000230#define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
231#define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
wdenk12f34242003-09-02 22:48:03 +0000232
233#define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100234#define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
wdenk12f34242003-09-02 22:48:03 +0000235#define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
236#define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
wdenk12f34242003-09-02 22:48:03 +0000237
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100238#define MACRO_NAND_DISABLE_CE(nandptr) do \
239{ \
240 switch((unsigned long)nandptr) \
241 { \
242 case CFG_NAND0_BASE: \
243 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
244 break; \
245 case CFG_NAND1_BASE: \
246 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
247 break; \
248 } \
249} while(0)
250
251#define MACRO_NAND_ENABLE_CE(nandptr) do \
252{ \
253 switch((unsigned long)nandptr) \
254 { \
255 case CFG_NAND0_BASE: \
256 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
257 break; \
258 case CFG_NAND1_BASE: \
259 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
260 break; \
261 } \
262} while(0)
263
264#define MACRO_NAND_CTL_CLRALE(nandptr) do \
265{ \
266 switch((unsigned long)nandptr) \
267 { \
268 case CFG_NAND0_BASE: \
269 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
270 break; \
271 case CFG_NAND1_BASE: \
272 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
273 break; \
274 } \
275} while(0)
276
277#define MACRO_NAND_CTL_SETALE(nandptr) do \
278{ \
279 switch((unsigned long)nandptr) \
280 { \
281 case CFG_NAND0_BASE: \
282 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
283 break; \
284 case CFG_NAND1_BASE: \
285 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
286 break; \
287 } \
288} while(0)
289
290#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
291{ \
292 switch((unsigned long)nandptr) \
293 { \
294 case CFG_NAND0_BASE: \
295 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
296 break; \
297 case CFG_NAND1_BASE: \
298 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
299 break; \
300 } \
301} while(0)
302
303#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
304 switch((unsigned long)nandptr) { \
305 case CFG_NAND0_BASE: \
306 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
307 break; \
308 case CFG_NAND1_BASE: \
309 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
310 break; \
311 } \
312} while(0)
wdenk12f34242003-09-02 22:48:03 +0000313
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100314#if 0
315#define SECTORSIZE 512
316#define NAND_NO_RB
wdenk12f34242003-09-02 22:48:03 +0000317
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100318#define ADDR_COLUMN 1
319#define ADDR_PAGE 2
320#define ADDR_COLUMN_PAGE 3
wdenk12f34242003-09-02 22:48:03 +0000321
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100322#define NAND_ChipID_UNKNOWN 0x00
323#define NAND_MAX_FLOORS 1
wdenk12f34242003-09-02 22:48:03 +0000324
wdenkfbe4b5c2003-10-06 21:55:32 +0000325#ifdef NAND_NO_RB
326/* constant delay (see also tR in the datasheet) */
wdenk12f34242003-09-02 22:48:03 +0000327#define NAND_WAIT_READY(nand) do { \
wdenkfbe4b5c2003-10-06 21:55:32 +0000328 udelay(12); \
wdenk12f34242003-09-02 22:48:03 +0000329} while (0)
wdenkfbe4b5c2003-10-06 21:55:32 +0000330#else
331/* use the R/B pin */
332/* TBD */
333#endif
wdenk12f34242003-09-02 22:48:03 +0000334
335#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
336#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
337#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
338#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100339#endif
wdenk12f34242003-09-02 22:48:03 +0000340/*-----------------------------------------------------------------------
341 * PCI stuff
342 *-----------------------------------------------------------------------
343 */
wdenkc837dcb2004-01-20 23:12:12 +0000344#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
345#define PCI_HOST_FORCE 1 /* configure as pci host */
346#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk12f34242003-09-02 22:48:03 +0000347
wdenkc837dcb2004-01-20 23:12:12 +0000348#define CONFIG_PCI /* include pci support */
349#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
350#undef CONFIG_PCI_PNP /* do pci plug-and-play */
351 /* resource configuration */
wdenk12f34242003-09-02 22:48:03 +0000352
wdenkc837dcb2004-01-20 23:12:12 +0000353#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenk12f34242003-09-02 22:48:03 +0000354
wdenke55ca7e2004-07-01 21:40:08 +0000355#define CFG_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
356#define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
wdenkc837dcb2004-01-20 23:12:12 +0000357#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenke55ca7e2004-07-01 21:40:08 +0000358
wdenkc837dcb2004-01-20 23:12:12 +0000359#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
360#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
361#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
362#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
363#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
364#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk12f34242003-09-02 22:48:03 +0000365
366/*-----------------------------------------------------------------------
367 * Start addresses for the final memory configuration
368 * (Set up by the startup code)
369 * Please note that CFG_SDRAM_BASE _must_ start at 0
370 */
371#define CFG_SDRAM_BASE 0x00000000
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200372
373/* Reserve 256 kB for Monitor */
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100374/*
wdenk12f34242003-09-02 22:48:03 +0000375#define CFG_FLASH_BASE 0xFFFC0000
376#define CFG_MONITOR_BASE CFG_FLASH_BASE
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200377#define CFG_MONITOR_LEN (256 * 1024)
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +0100378*/
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200379
380/* Reserve 320 kB for Monitor */
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200381#define CFG_FLASH_BASE 0xFFFB0000
382#define CFG_MONITOR_BASE CFG_FLASH_BASE
383#define CFG_MONITOR_LEN (320 * 1024)
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200384
wdenk12f34242003-09-02 22:48:03 +0000385#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
386
387/*
388 * For booting Linux, the board info and command line data
389 * have to be in the first 8 MB of memory, since this is
390 * the maximum mapped by the Linux kernel during initialization.
391 */
392#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
393/*-----------------------------------------------------------------------
394 * FLASH organization
395 */
396#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
397#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
398
399#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
400#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
401
wdenkc837dcb2004-01-20 23:12:12 +0000402#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
403#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
404#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk12f34242003-09-02 22:48:03 +0000405/*
406 * The following defines are added for buggy IOP480 byte interface.
407 * All other boards should use the standard values (CPCI405 etc.)
408 */
wdenkc837dcb2004-01-20 23:12:12 +0000409#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
410#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
411#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenk12f34242003-09-02 22:48:03 +0000412
wdenkc837dcb2004-01-20 23:12:12 +0000413#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk12f34242003-09-02 22:48:03 +0000414
wdenk12f34242003-09-02 22:48:03 +0000415/*-----------------------------------------------------------------------
416 * Environment Variable setup
417 */
wdenke55ca7e2004-07-01 21:40:08 +0000418#ifdef ENVIRONMENT_IN_EEPROM
419
420#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
421#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
422#define CFG_ENV_SIZE 0x700 /* 2048-256 bytes may be used for env vars (total size of a CAT24WC16 is 2048 bytes)*/
423
424#else /* DEFAULT: environment in flash, using redundand flash sectors */
425
wdenk998eaae2004-04-18 19:43:36 +0000426#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
427#define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
428#define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
429#define CFG_ENV_ADDR_REDUND 0xFFFFA000
430#define CFG_ENV_SIZE_REDUND 0x2000
wdenk12f34242003-09-02 22:48:03 +0000431
wdenke55ca7e2004-07-01 21:40:08 +0000432#endif /* ENVIRONMENT_IN_EEPROM */
433
434
wdenk12f34242003-09-02 22:48:03 +0000435#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000436#define CFG_NVRAM_SIZE 242 /* NVRAM size */
wdenk12f34242003-09-02 22:48:03 +0000437
438/*-----------------------------------------------------------------------
439 * I2C EEPROM (CAT24WC16) for environment
440 */
441#define CONFIG_HARD_I2C /* I2c with hardware support */
442#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
443#define CFG_I2C_SLAVE 0x7F
444
445#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000446#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
447/* mask of address bits that overflow into the "EEPROM chip address" */
wdenk12f34242003-09-02 22:48:03 +0000448/*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
449#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
450 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000451 /* last 4 bits of the address */
wdenk12f34242003-09-02 22:48:03 +0000452#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
453#define CFG_EEPROM_PAGE_WRITE_ENABLE
454
455/*-----------------------------------------------------------------------
456 * Cache Configuration
457 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200458#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkc837dcb2004-01-20 23:12:12 +0000459 /* have only 8kB, 16kB is save here */
wdenk12f34242003-09-02 22:48:03 +0000460#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeligeracf02692007-07-08 14:49:44 -0500461#if defined(CONFIG_CMD_KGDB)
wdenk12f34242003-09-02 22:48:03 +0000462#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
463#endif
464
465/*
466 * Init Memory Controller:
467 *
468 * BR0/1 and OR0/1 (FLASH)
469 */
470
471#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
472
473/*-----------------------------------------------------------------------
474 * External Bus Controller (EBC) Setup
475 */
476
wdenkc837dcb2004-01-20 23:12:12 +0000477/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
478#define CFG_EBC_PB0AP 0x92015480
479#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk12f34242003-09-02 22:48:03 +0000480
wdenkc837dcb2004-01-20 23:12:12 +0000481/* Memory Bank 1 (External SRAM) initialization */
wdenk12f34242003-09-02 22:48:03 +0000482/* Since this must replace NOR Flash, we use the same settings for CS0 */
wdenkc837dcb2004-01-20 23:12:12 +0000483#define CFG_EBC_PB1AP 0x92015480
484#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000485
wdenkc837dcb2004-01-20 23:12:12 +0000486/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
487#define CFG_EBC_PB2AP 0x92015480
488#define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000489
wdenkc837dcb2004-01-20 23:12:12 +0000490/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
491#define CFG_EBC_PB3AP 0x92015480
492#define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000493
wdenke55ca7e2004-07-01 21:40:08 +0000494#ifdef CONFIG_PPCHAMELEON_SMI712
495/*
496 * Video console (graphic: SMI LynxEM)
497 */
498#define CONFIG_VIDEO
499#define CONFIG_CFB_CONSOLE
500#define CONFIG_VIDEO_SMI_LYNXEM
501#define CONFIG_VIDEO_LOGO
502/*#define CONFIG_VIDEO_BMP_LOGO*/
503#define CONFIG_CONSOLE_EXTRA_INFO
504#define CONFIG_VGA_AS_SINGLE_DEVICE
505/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
506#define CFG_ISA_IO 0xE8000000
507/* see also drivers/videomodes.c */
508#define CFG_DEFAULT_VIDEO_MODE 0x303
wdenk12f34242003-09-02 22:48:03 +0000509#endif
510
511/*-----------------------------------------------------------------------
512 * FPGA stuff
513 */
514/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000515#define CFG_FPGA_MODE 0x00
516#define CFG_FPGA_STATUS 0x02
517#define CFG_FPGA_TS 0x04
518#define CFG_FPGA_TS_LOW 0x06
519#define CFG_FPGA_TS_CAP0 0x10
520#define CFG_FPGA_TS_CAP0_LOW 0x12
521#define CFG_FPGA_TS_CAP1 0x14
522#define CFG_FPGA_TS_CAP1_LOW 0x16
523#define CFG_FPGA_TS_CAP2 0x18
524#define CFG_FPGA_TS_CAP2_LOW 0x1a
525#define CFG_FPGA_TS_CAP3 0x1c
526#define CFG_FPGA_TS_CAP3_LOW 0x1e
wdenk12f34242003-09-02 22:48:03 +0000527
528/* FPGA Mode Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000529#define CFG_FPGA_MODE_CF_RESET 0x0001
wdenk12f34242003-09-02 22:48:03 +0000530#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
531#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
wdenkc837dcb2004-01-20 23:12:12 +0000532#define CFG_FPGA_MODE_TS_CLEAR 0x2000
wdenk12f34242003-09-02 22:48:03 +0000533
534/* FPGA Status Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000535#define CFG_FPGA_STATUS_DIP0 0x0001
536#define CFG_FPGA_STATUS_DIP1 0x0002
537#define CFG_FPGA_STATUS_DIP2 0x0004
538#define CFG_FPGA_STATUS_FLASH 0x0008
539#define CFG_FPGA_STATUS_TS_IRQ 0x1000
wdenk12f34242003-09-02 22:48:03 +0000540
wdenk10767cc2004-05-13 13:23:58 +0000541#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
542#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk12f34242003-09-02 22:48:03 +0000543
544/* FPGA program pin configuration */
wdenk10767cc2004-05-13 13:23:58 +0000545#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
546#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
547#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
548#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
549#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk12f34242003-09-02 22:48:03 +0000550
551/*-----------------------------------------------------------------------
552 * Definitions for initial stack pointer and data area (in data cache)
553 */
wdenk12f34242003-09-02 22:48:03 +0000554/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenk10767cc2004-05-13 13:23:58 +0000555#define CFG_TEMP_STACK_OCM 1
wdenk12f34242003-09-02 22:48:03 +0000556
557/* On Chip Memory location */
558#define CFG_OCM_DATA_ADDR 0xF8000000
559#define CFG_OCM_DATA_SIZE 0x1000
560#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
561#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
wdenk12f34242003-09-02 22:48:03 +0000562
563#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
564#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000565#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk12f34242003-09-02 22:48:03 +0000566
567/*-----------------------------------------------------------------------
568 * Definitions for GPIO setup (PPC405EP specific)
569 *
wdenkc837dcb2004-01-20 23:12:12 +0000570 * GPIO0[0] - External Bus Controller BLAST output
571 * GPIO0[1-9] - Instruction trace outputs -> GPIO
wdenk12f34242003-09-02 22:48:03 +0000572 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
573 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
574 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
575 * GPIO0[24-27] - UART0 control signal inputs/outputs
576 * GPIO0[28-29] - UART1 data signal input/output
wdenkc837dcb2004-01-20 23:12:12 +0000577 * GPIO0[30] - EMAC0 input
578 * GPIO0[31] - EMAC1 reject packet as output
wdenk12f34242003-09-02 22:48:03 +0000579 */
wdenkc837dcb2004-01-20 23:12:12 +0000580#define CFG_GPIO0_OSRH 0x40000550
581#define CFG_GPIO0_OSRL 0x00000110
582#define CFG_GPIO0_ISR1H 0x00000000
wdenk1d6f9722004-09-09 17:44:35 +0000583/*#define CFG_GPIO0_ISR1L 0x15555445*/
wdenkc837dcb2004-01-20 23:12:12 +0000584#define CFG_GPIO0_ISR1L 0x15555444
585#define CFG_GPIO0_TSRH 0x00000000
586#define CFG_GPIO0_TSRL 0x00000000
587#define CFG_GPIO0_TCR 0xF7FF8014
wdenk12f34242003-09-02 22:48:03 +0000588
589/*
590 * Internal Definitions
591 *
592 * Boot Flags
593 */
594#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
595#define BOOTFLAG_WARM 0x02 /* Software reboot */
596
wdenk180d3f72004-01-04 16:28:35 +0000597
wdenk12f34242003-09-02 22:48:03 +0000598#define CONFIG_NO_SERIAL_EEPROM
wdenk1d6f9722004-09-09 17:44:35 +0000599
wdenk200f8c72003-09-13 19:13:29 +0000600/*--------------------------------------------------------------------*/
wdenk1d6f9722004-09-09 17:44:35 +0000601
wdenk12f34242003-09-02 22:48:03 +0000602#ifdef CONFIG_NO_SERIAL_EEPROM
603
wdenk12f34242003-09-02 22:48:03 +0000604/*
wdenk200f8c72003-09-13 19:13:29 +0000605!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000606! Defines for entry options.
607! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
wdenkc837dcb2004-01-20 23:12:12 +0000608! are plugged in the board will be utilized as non-ECC DIMMs.
wdenk200f8c72003-09-13 19:13:29 +0000609!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000610*/
wdenk10767cc2004-05-13 13:23:58 +0000611#undef AUTO_MEMORY_CONFIG
612#define DIMM_READ_ADDR 0xAB
613#define DIMM_WRITE_ADDR 0xAA
wdenk12f34242003-09-02 22:48:03 +0000614
wdenk10767cc2004-05-13 13:23:58 +0000615#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
616#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
617#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
618#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
619#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
620#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
621#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
622#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
623#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
624#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
wdenk12f34242003-09-02 22:48:03 +0000625
626/* Defines for CPC0_PLLMR1 Register fields */
wdenk10767cc2004-05-13 13:23:58 +0000627#define PLL_ACTIVE 0x80000000
628#define CPC0_PLLMR1_SSCS 0x80000000
629#define PLL_RESET 0x40000000
630#define CPC0_PLLMR1_PLLR 0x40000000
wdenk12f34242003-09-02 22:48:03 +0000631 /* Feedback multiplier */
wdenk10767cc2004-05-13 13:23:58 +0000632#define PLL_FBKDIV 0x00F00000
633#define CPC0_PLLMR1_FBDV 0x00F00000
634#define PLL_FBKDIV_16 0x00000000
635#define PLL_FBKDIV_1 0x00100000
636#define PLL_FBKDIV_2 0x00200000
637#define PLL_FBKDIV_3 0x00300000
638#define PLL_FBKDIV_4 0x00400000
639#define PLL_FBKDIV_5 0x00500000
640#define PLL_FBKDIV_6 0x00600000
641#define PLL_FBKDIV_7 0x00700000
642#define PLL_FBKDIV_8 0x00800000
643#define PLL_FBKDIV_9 0x00900000
644#define PLL_FBKDIV_10 0x00A00000
645#define PLL_FBKDIV_11 0x00B00000
646#define PLL_FBKDIV_12 0x00C00000
647#define PLL_FBKDIV_13 0x00D00000
648#define PLL_FBKDIV_14 0x00E00000
649#define PLL_FBKDIV_15 0x00F00000
wdenk12f34242003-09-02 22:48:03 +0000650 /* Forward A divisor */
wdenk10767cc2004-05-13 13:23:58 +0000651#define PLL_FWDDIVA 0x00070000
652#define CPC0_PLLMR1_FWDVA 0x00070000
653#define PLL_FWDDIVA_8 0x00000000
654#define PLL_FWDDIVA_7 0x00010000
655#define PLL_FWDDIVA_6 0x00020000
656#define PLL_FWDDIVA_5 0x00030000
657#define PLL_FWDDIVA_4 0x00040000
658#define PLL_FWDDIVA_3 0x00050000
659#define PLL_FWDDIVA_2 0x00060000
660#define PLL_FWDDIVA_1 0x00070000
wdenk12f34242003-09-02 22:48:03 +0000661 /* Forward B divisor */
wdenk10767cc2004-05-13 13:23:58 +0000662#define PLL_FWDDIVB 0x00007000
663#define CPC0_PLLMR1_FWDVB 0x00007000
664#define PLL_FWDDIVB_8 0x00000000
665#define PLL_FWDDIVB_7 0x00001000
666#define PLL_FWDDIVB_6 0x00002000
667#define PLL_FWDDIVB_5 0x00003000
668#define PLL_FWDDIVB_4 0x00004000
669#define PLL_FWDDIVB_3 0x00005000
670#define PLL_FWDDIVB_2 0x00006000
671#define PLL_FWDDIVB_1 0x00007000
wdenk12f34242003-09-02 22:48:03 +0000672 /* PLL tune bits */
wdenk10767cc2004-05-13 13:23:58 +0000673#define PLL_TUNE_MASK 0x000003FF
674#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
675#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
676#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
677#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
678#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
679#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
680#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
wdenk12f34242003-09-02 22:48:03 +0000681
682/* Defines for CPC0_PLLMR0 Register fields */
683 /* CPU divisor */
wdenk10767cc2004-05-13 13:23:58 +0000684#define PLL_CPUDIV 0x00300000
685#define CPC0_PLLMR0_CCDV 0x00300000
686#define PLL_CPUDIV_1 0x00000000
687#define PLL_CPUDIV_2 0x00100000
688#define PLL_CPUDIV_3 0x00200000
689#define PLL_CPUDIV_4 0x00300000
wdenk12f34242003-09-02 22:48:03 +0000690 /* PLB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000691#define PLL_PLBDIV 0x00030000
692#define CPC0_PLLMR0_CBDV 0x00030000
693#define PLL_PLBDIV_1 0x00000000
694#define PLL_PLBDIV_2 0x00010000
695#define PLL_PLBDIV_3 0x00020000
696#define PLL_PLBDIV_4 0x00030000
wdenk12f34242003-09-02 22:48:03 +0000697 /* OPB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000698#define PLL_OPBDIV 0x00003000
699#define CPC0_PLLMR0_OPDV 0x00003000
700#define PLL_OPBDIV_1 0x00000000
701#define PLL_OPBDIV_2 0x00001000
702#define PLL_OPBDIV_3 0x00002000
703#define PLL_OPBDIV_4 0x00003000
wdenk12f34242003-09-02 22:48:03 +0000704 /* EBC divisor */
wdenk10767cc2004-05-13 13:23:58 +0000705#define PLL_EXTBUSDIV 0x00000300
706#define CPC0_PLLMR0_EPDV 0x00000300
707#define PLL_EXTBUSDIV_2 0x00000000
708#define PLL_EXTBUSDIV_3 0x00000100
709#define PLL_EXTBUSDIV_4 0x00000200
710#define PLL_EXTBUSDIV_5 0x00000300
wdenk12f34242003-09-02 22:48:03 +0000711 /* MAL divisor */
wdenk10767cc2004-05-13 13:23:58 +0000712#define PLL_MALDIV 0x00000030
713#define CPC0_PLLMR0_MPDV 0x00000030
714#define PLL_MALDIV_1 0x00000000
715#define PLL_MALDIV_2 0x00000010
716#define PLL_MALDIV_3 0x00000020
717#define PLL_MALDIV_4 0x00000030
wdenk12f34242003-09-02 22:48:03 +0000718 /* PCI divisor */
wdenk10767cc2004-05-13 13:23:58 +0000719#define PLL_PCIDIV 0x00000003
720#define CPC0_PLLMR0_PPFD 0x00000003
721#define PLL_PCIDIV_1 0x00000000
722#define PLL_PCIDIV_2 0x00000001
723#define PLL_PCIDIV_3 0x00000002
724#define PLL_PCIDIV_4 0x00000003
wdenk12f34242003-09-02 22:48:03 +0000725
wdenke55ca7e2004-07-01 21:40:08 +0000726#ifdef CONFIG_PPCHAMELEON_CLK_25
727/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
728#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
729 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
730 PLL_MALDIV_1 | PLL_PCIDIV_4)
731#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
732 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
733 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
734
735#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
736 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
737 PLL_MALDIV_1 | PLL_PCIDIV_4)
738#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
739 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
740 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
741
742#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
743 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
744 PLL_MALDIV_1 | PLL_PCIDIV_4)
745#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
746 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
747 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
748
749#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
750 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
751 PLL_MALDIV_1 | PLL_PCIDIV_2)
752#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
753 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
754 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
755
756#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
757
wdenk180d3f72004-01-04 16:28:35 +0000758/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenke55ca7e2004-07-01 21:40:08 +0000759#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
wdenk10767cc2004-05-13 13:23:58 +0000760 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
761 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000762#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000763 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
764 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000765
766#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000767 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
768 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000769#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
wdenk10767cc2004-05-13 13:23:58 +0000770 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
771 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000772
773#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000774 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
775 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000776#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
wdenk10767cc2004-05-13 13:23:58 +0000777 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
778 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000779
780#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000781 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
782 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenke55ca7e2004-07-01 21:40:08 +0000783#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
wdenk10767cc2004-05-13 13:23:58 +0000784 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
785 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
wdenk180d3f72004-01-04 16:28:35 +0000786
wdenke55ca7e2004-07-01 21:40:08 +0000787#else
788#error "* External frequency (SysClk) not defined! *"
789#endif
790
wdenk180d3f72004-01-04 16:28:35 +0000791#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
792/* Model HI */
wdenk1d6f9722004-09-09 17:44:35 +0000793#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
794#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
wdenke55ca7e2004-07-01 21:40:08 +0000795#define CFG_OPB_FREQ 55555555
wdenk180d3f72004-01-04 16:28:35 +0000796/* Model ME */
797#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk1d6f9722004-09-09 17:44:35 +0000798#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
799#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
wdenke55ca7e2004-07-01 21:40:08 +0000800#define CFG_OPB_FREQ 66666666
wdenk180d3f72004-01-04 16:28:35 +0000801#else
802/* Model BA (default) */
wdenk1d6f9722004-09-09 17:44:35 +0000803#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
804#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
wdenke55ca7e2004-07-01 21:40:08 +0000805#define CFG_OPB_FREQ 66666666
806#endif
wdenk12f34242003-09-02 22:48:03 +0000807
wdenk1d6f9722004-09-09 17:44:35 +0000808#endif /* CONFIG_NO_SERIAL_EEPROM */
wdenk180d3f72004-01-04 16:28:35 +0000809
wdenk1d6f9722004-09-09 17:44:35 +0000810#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenk998eaae2004-04-18 19:43:36 +0000811#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
812
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200813/*
814 * JFFS2 partitions
815 */
816
817/* No command line, one static partition */
818#undef CONFIG_JFFS2_CMDLINE
819#define CONFIG_JFFS2_DEV "nand0"
820#define CONFIG_JFFS2_PART_SIZE 0x00400000
821#define CONFIG_JFFS2_PART_OFFSET 0x00000000
822
823/* mtdparts command line support */
824/*
825#define CONFIG_JFFS2_CMDLINE
826#define MTDIDS_DEFAULT "nor0=PPChameleon-0,nand0=ppchameleonevb-nand"
827*/
828
829/* 256 kB U-boot image */
830/*
831#define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
832 "1792k(user),256k(u-boot);" \
833 "ppchameleonevb-nand:-(nand)"
834*/
835
836/* 320 kB U-boot image */
837/*
838#define MTDPARTS_DEFAULT "mtdparts=PPChameleon-0:1m(kernel1),1m(kernel2)," \
839 "1728k(user),320k(u-boot);" \
840 "ppchameleonevb-nand:-(nand)"
841*/
842
wdenk12f34242003-09-02 22:48:03 +0000843#endif /* __CONFIG_H */