blob: ca0bd12f0666ce74214f178f6a150f31e8861407 [file] [log] [blame]
wdenk12f34242003-09-02 22:48:03 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
wdenkfbe4b5c2003-10-06 21:55:32 +00005 * (C) Copyright 2003
6 * DAVE Srl
wdenk12f34242003-09-02 22:48:03 +00007 *
wdenkfbe4b5c2003-10-06 21:55:32 +00008 * http://www.dave-tech.it
9 * http://www.wawnet.biz
10 * mailto:info@wawnet.biz
11 *
12 * Credits: Stefan Roese, Wolfgang Denk
wdenk12f34242003-09-02 22:48:03 +000013 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30/*
31 * board/config.h - configuration options, board specific
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
wdenk42d1f032003-10-15 23:53:47 +000037#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
wdenkfbe4b5c2003-10-06 21:55:32 +000038#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
39#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
wdenkc837dcb2004-01-20 23:12:12 +000040#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
41#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
wdenkfbe4b5c2003-10-06 21:55:32 +000042#endif
43
wdenke55ca7e2004-07-01 21:40:08 +000044
45/* Only one of the following two symbols must be defined (default is 25 MHz)
46 * CONFIG_PPCHAMELEON_CLK_25
47 * CONFIG_PPCHAMELEON_CLK_33
48 */
wdenk281e00a2004-08-01 22:48:16 +000049#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
Wolfgang Denk0f18cb62005-07-31 00:30:09 +020050#define CONFIG_PPCHAMELEON_CLK_25
wdenk281e00a2004-08-01 22:48:16 +000051#endif
wdenke55ca7e2004-07-01 21:40:08 +000052
53#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
54#error "* Two external frequencies (SysClk) are defined! *"
55#endif
56
57#undef CONFIG_PPCHAMELEON_SMI712
58
wdenk12f34242003-09-02 22:48:03 +000059/*
60 * Debug stuff
61 */
wdenkc837dcb2004-01-20 23:12:12 +000062#undef __DEBUG_START_FROM_SRAM__
wdenk12f34242003-09-02 22:48:03 +000063#define __DISABLE_MACHINE_EXCEPTION__
64
65#ifdef __DEBUG_START_FROM_SRAM__
66#define CFG_DUMMY_FLASH_SIZE 1024*1024*4
67#endif
68
69/*
70 * High Level Configuration Options
71 * (easy to change)
72 */
73
74#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000075#define CONFIG_4xx 1 /* ...member of PPC4xx family */
76#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
wdenk12f34242003-09-02 22:48:03 +000077
wdenkc837dcb2004-01-20 23:12:12 +000078#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
79#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenk12f34242003-09-02 22:48:03 +000080
wdenke55ca7e2004-07-01 21:40:08 +000081
82#ifdef CONFIG_PPCHAMELEON_CLK_25
wdenk281e00a2004-08-01 22:48:16 +000083# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
wdenke55ca7e2004-07-01 21:40:08 +000084#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenk281e00a2004-08-01 22:48:16 +000085# define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenke55ca7e2004-07-01 21:40:08 +000086#else
wdenk281e00a2004-08-01 22:48:16 +000087# error "* External frequency (SysClk) not defined! *"
wdenke55ca7e2004-07-01 21:40:08 +000088#endif
wdenk12f34242003-09-02 22:48:03 +000089
wdenk12f34242003-09-02 22:48:03 +000090#define CONFIG_BAUDRATE 115200
wdenk4d816772003-09-03 14:03:26 +000091#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk12f34242003-09-02 22:48:03 +000092
wdenk12f34242003-09-02 22:48:03 +000093#undef CONFIG_BOOTARGS
wdenk12f34242003-09-02 22:48:03 +000094
wdenk200f8c72003-09-13 19:13:29 +000095/* Ethernet stuff */
96#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
97#define CONFIG_ETHADDR 00:50:c2:1e:af:fe
wdenke2ffd592004-12-31 09:32:47 +000098#define CONFIG_HAS_ETH1
wdenkc837dcb2004-01-20 23:12:12 +000099#define CONFIG_ETH1ADDR 00:50:c2:1e:af:fd
wdenk12f34242003-09-02 22:48:03 +0000100
101#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
102#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
103
wdenk12f34242003-09-02 22:48:03 +0000104#undef CONFIG_EXT_PHY
wdenkcea655a2004-06-06 23:53:59 +0000105#define CONFIG_NET_MULTI 1
wdenk4d816772003-09-03 14:03:26 +0000106
wdenk12f34242003-09-02 22:48:03 +0000107#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +0000108#ifndef CONFIG_EXT_PHY
stroesebf418862005-06-30 13:06:07 +0000109#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
110#define CONFIG_PHY1_ADDR 2 /* EMAC1 PHY address */
wdenk12f34242003-09-02 22:48:03 +0000111#else
wdenkc837dcb2004-01-20 23:12:12 +0000112#define CONFIG_PHY_ADDR 2 /* PHY address */
wdenk12f34242003-09-02 22:48:03 +0000113#endif
wdenkc837dcb2004-01-20 23:12:12 +0000114#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
wdenk12f34242003-09-02 22:48:03 +0000115
wdenk12f34242003-09-02 22:48:03 +0000116#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
wdenk12f34242003-09-02 22:48:03 +0000117 CFG_CMD_DATE | \
wdenk414eec32005-04-02 22:37:54 +0000118 CFG_CMD_DHCP | \
wdenk12f34242003-09-02 22:48:03 +0000119 CFG_CMD_ELF | \
wdenk4d816772003-09-03 14:03:26 +0000120 CFG_CMD_EEPROM | \
wdenk12f34242003-09-02 22:48:03 +0000121 CFG_CMD_I2C | \
wdenk4d816772003-09-03 14:03:26 +0000122 CFG_CMD_IRQ | \
wdenk10767cc2004-05-13 13:23:58 +0000123 CFG_CMD_JFFS2 | \
wdenk4d816772003-09-03 14:03:26 +0000124 CFG_CMD_MII | \
wdenk998eaae2004-04-18 19:43:36 +0000125 CFG_CMD_NAND | \
wdenk414eec32005-04-02 22:37:54 +0000126 CFG_CMD_NFS | \
127 CFG_CMD_PCI | \
128 CFG_CMD_SNTP )
wdenk12f34242003-09-02 22:48:03 +0000129
130#define CONFIG_MAC_PARTITION
131#define CONFIG_DOS_PARTITION
132
133/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
134#include <cmd_confdefs.h>
135
wdenkc837dcb2004-01-20 23:12:12 +0000136#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk12f34242003-09-02 22:48:03 +0000137
wdenke6325152005-03-17 16:43:10 +0000138#define CONFIG_RTC_M41T11 1 /* uses a M41T00 RTC */
139#define CFG_I2C_RTC_ADDR 0x68
140#define CFG_M41T11_BASE_YEAR 1900
wdenk12f34242003-09-02 22:48:03 +0000141
wdenkc837dcb2004-01-20 23:12:12 +0000142#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenk12f34242003-09-02 22:48:03 +0000143
144/*
145 * Miscellaneous configurable options
146 */
147#define CFG_LONGHELP /* undef to save memory */
wdenk4d816772003-09-03 14:03:26 +0000148#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenk12f34242003-09-02 22:48:03 +0000149
150#undef CFG_HUSH_PARSER /* use "hush" command parser */
151#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000152#define CFG_PROMPT_HUSH_PS2 "> "
wdenk12f34242003-09-02 22:48:03 +0000153#endif
154
155#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000156#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000157#else
wdenkc837dcb2004-01-20 23:12:12 +0000158#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk12f34242003-09-02 22:48:03 +0000159#endif
160#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
161#define CFG_MAXARGS 16 /* max number of command args */
162#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
163
wdenkc837dcb2004-01-20 23:12:12 +0000164#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk12f34242003-09-02 22:48:03 +0000165
wdenkc837dcb2004-01-20 23:12:12 +0000166#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk12f34242003-09-02 22:48:03 +0000167
168#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
169#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
170
wdenk10767cc2004-05-13 13:23:58 +0000171#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
wdenkc837dcb2004-01-20 23:12:12 +0000172#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
wdenk10767cc2004-05-13 13:23:58 +0000173#define CFG_BASE_BAUD 691200
wdenk12f34242003-09-02 22:48:03 +0000174
175/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000176#define CFG_BAUDRATE_TABLE \
wdenk42d1f032003-10-15 23:53:47 +0000177 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
178 57600, 115200, 230400, 460800, 921600 }
wdenk12f34242003-09-02 22:48:03 +0000179
180#define CFG_LOAD_ADDR 0x100000 /* default load address */
181#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
182
wdenkc837dcb2004-01-20 23:12:12 +0000183#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk12f34242003-09-02 22:48:03 +0000184
185#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
186
187/*-----------------------------------------------------------------------
188 * NAND-FLASH stuff
189 *-----------------------------------------------------------------------
190 */
191#define CFG_NAND0_BASE 0xFF400000
192#define CFG_NAND1_BASE 0xFF000000
193
194#define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
195#define SECTORSIZE 512
wdenkfbe4b5c2003-10-06 21:55:32 +0000196#define NAND_NO_RB
wdenk12f34242003-09-02 22:48:03 +0000197
198#define ADDR_COLUMN 1
199#define ADDR_PAGE 2
200#define ADDR_COLUMN_PAGE 3
201
wdenkc837dcb2004-01-20 23:12:12 +0000202#define NAND_ChipID_UNKNOWN 0x00
wdenk12f34242003-09-02 22:48:03 +0000203#define NAND_MAX_FLOORS 1
204#define NAND_MAX_CHIPS 1
205
wdenkc837dcb2004-01-20 23:12:12 +0000206#define CFG_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
207#define CFG_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
208#define CFG_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
209#define CFG_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenk12f34242003-09-02 22:48:03 +0000210
211#define CFG_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
212#define CFG_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
213#define CFG_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
214#define CFG_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
215
wdenk12f34242003-09-02 22:48:03 +0000216#define NAND_DISABLE_CE(nand) do \
217{ \
218 switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
wdenk42d1f032003-10-15 23:53:47 +0000219 { \
220 case CFG_NAND0_BASE: \
221 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CE); \
222 break; \
223 case CFG_NAND1_BASE: \
224 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CE); \
225 break; \
226 } \
wdenk12f34242003-09-02 22:48:03 +0000227} while(0)
228
229#define NAND_ENABLE_CE(nand) do \
230{ \
231 switch((unsigned long)(((struct nand_chip *)nand)->IO_ADDR)) \
wdenk42d1f032003-10-15 23:53:47 +0000232 { \
233 case CFG_NAND0_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CE); \
235 break; \
236 case CFG_NAND1_BASE: \
237 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CE); \
238 break; \
239 } \
wdenk12f34242003-09-02 22:48:03 +0000240} while(0)
241
wdenk12f34242003-09-02 22:48:03 +0000242#define NAND_CTL_CLRALE(nandptr) do \
243{ \
244 switch((unsigned long)nandptr) \
wdenk42d1f032003-10-15 23:53:47 +0000245 { \
246 case CFG_NAND0_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_ALE); \
248 break; \
249 case CFG_NAND1_BASE: \
250 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_ALE); \
251 break; \
252 } \
wdenk12f34242003-09-02 22:48:03 +0000253} while(0)
254
255#define NAND_CTL_SETALE(nandptr) do \
256{ \
257 switch((unsigned long)nandptr) \
wdenk42d1f032003-10-15 23:53:47 +0000258 { \
259 case CFG_NAND0_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_ALE); \
261 break; \
262 case CFG_NAND1_BASE: \
263 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_ALE); \
264 break; \
265 } \
wdenk12f34242003-09-02 22:48:03 +0000266} while(0)
267
268#define NAND_CTL_CLRCLE(nandptr) do \
269{ \
270 switch((unsigned long)nandptr) \
wdenk42d1f032003-10-15 23:53:47 +0000271 { \
272 case CFG_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND0_CLE); \
274 break; \
275 case CFG_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND1_CLE); \
277 break; \
278 } \
wdenk12f34242003-09-02 22:48:03 +0000279} while(0)
280
281#define NAND_CTL_SETCLE(nandptr) do { \
282 switch((unsigned long)nandptr) { \
wdenk42d1f032003-10-15 23:53:47 +0000283 case CFG_NAND0_BASE: \
284 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND0_CLE); \
285 break; \
286 case CFG_NAND1_BASE: \
287 out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND1_CLE); \
288 break; \
289 } \
wdenk12f34242003-09-02 22:48:03 +0000290} while(0)
291
wdenkfbe4b5c2003-10-06 21:55:32 +0000292#ifdef NAND_NO_RB
293/* constant delay (see also tR in the datasheet) */
wdenk12f34242003-09-02 22:48:03 +0000294#define NAND_WAIT_READY(nand) do { \
wdenkfbe4b5c2003-10-06 21:55:32 +0000295 udelay(12); \
wdenk12f34242003-09-02 22:48:03 +0000296} while (0)
wdenkfbe4b5c2003-10-06 21:55:32 +0000297#else
298/* use the R/B pin */
299/* TBD */
300#endif
wdenk12f34242003-09-02 22:48:03 +0000301
302#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
303#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
304#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
305#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
306
307/*-----------------------------------------------------------------------
308 * PCI stuff
309 *-----------------------------------------------------------------------
310 */
wdenkc837dcb2004-01-20 23:12:12 +0000311#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
312#define PCI_HOST_FORCE 1 /* configure as pci host */
313#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk12f34242003-09-02 22:48:03 +0000314
wdenkc837dcb2004-01-20 23:12:12 +0000315#define CONFIG_PCI /* include pci support */
316#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
317#undef CONFIG_PCI_PNP /* do pci plug-and-play */
318 /* resource configuration */
wdenk12f34242003-09-02 22:48:03 +0000319
wdenkc837dcb2004-01-20 23:12:12 +0000320#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenk12f34242003-09-02 22:48:03 +0000321
wdenke55ca7e2004-07-01 21:40:08 +0000322#define CFG_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
323#define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
wdenkc837dcb2004-01-20 23:12:12 +0000324#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenke55ca7e2004-07-01 21:40:08 +0000325
wdenkc837dcb2004-01-20 23:12:12 +0000326#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
327#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
328#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
329#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
330#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
331#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk12f34242003-09-02 22:48:03 +0000332
333/*-----------------------------------------------------------------------
334 * Start addresses for the final memory configuration
335 * (Set up by the startup code)
336 * Please note that CFG_SDRAM_BASE _must_ start at 0
337 */
338#define CFG_SDRAM_BASE 0x00000000
339#define CFG_FLASH_BASE 0xFFFC0000
340#define CFG_MONITOR_BASE CFG_FLASH_BASE
341#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
342#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
343
344/*
345 * For booting Linux, the board info and command line data
346 * have to be in the first 8 MB of memory, since this is
347 * the maximum mapped by the Linux kernel during initialization.
348 */
349#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
350/*-----------------------------------------------------------------------
351 * FLASH organization
352 */
353#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
354#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
355
356#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
357#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
358
wdenkc837dcb2004-01-20 23:12:12 +0000359#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
360#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
361#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk12f34242003-09-02 22:48:03 +0000362/*
363 * The following defines are added for buggy IOP480 byte interface.
364 * All other boards should use the standard values (CPCI405 etc.)
365 */
wdenkc837dcb2004-01-20 23:12:12 +0000366#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
367#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
368#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenk12f34242003-09-02 22:48:03 +0000369
wdenkc837dcb2004-01-20 23:12:12 +0000370#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk12f34242003-09-02 22:48:03 +0000371
372#if 0 /* test-only */
wdenk10767cc2004-05-13 13:23:58 +0000373#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
374#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
wdenk12f34242003-09-02 22:48:03 +0000375#endif
376
377/*-----------------------------------------------------------------------
378 * Environment Variable setup
379 */
wdenke55ca7e2004-07-01 21:40:08 +0000380#ifdef ENVIRONMENT_IN_EEPROM
381
382#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
383#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
384#define CFG_ENV_SIZE 0x700 /* 2048-256 bytes may be used for env vars (total size of a CAT24WC16 is 2048 bytes)*/
385
386#else /* DEFAULT: environment in flash, using redundand flash sectors */
387
wdenk998eaae2004-04-18 19:43:36 +0000388#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
389#define CFG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
390#define CFG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
391#define CFG_ENV_ADDR_REDUND 0xFFFFA000
392#define CFG_ENV_SIZE_REDUND 0x2000
wdenk12f34242003-09-02 22:48:03 +0000393
wdenke55ca7e2004-07-01 21:40:08 +0000394#endif /* ENVIRONMENT_IN_EEPROM */
395
396
wdenk12f34242003-09-02 22:48:03 +0000397#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkc837dcb2004-01-20 23:12:12 +0000398#define CFG_NVRAM_SIZE 242 /* NVRAM size */
wdenk12f34242003-09-02 22:48:03 +0000399
400/*-----------------------------------------------------------------------
401 * I2C EEPROM (CAT24WC16) for environment
402 */
403#define CONFIG_HARD_I2C /* I2c with hardware support */
404#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
405#define CFG_I2C_SLAVE 0x7F
406
407#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000408#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
409/* mask of address bits that overflow into the "EEPROM chip address" */
wdenk12f34242003-09-02 22:48:03 +0000410/*#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
411#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
412 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000413 /* last 4 bits of the address */
wdenk12f34242003-09-02 22:48:03 +0000414#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
415#define CFG_EEPROM_PAGE_WRITE_ENABLE
416
417/*-----------------------------------------------------------------------
418 * Cache Configuration
419 */
wdenkc837dcb2004-01-20 23:12:12 +0000420#define CFG_DCACHE_SIZE 16384 /* For IBM 405 CPUs, older 405 ppc's */
421 /* have only 8kB, 16kB is save here */
wdenk12f34242003-09-02 22:48:03 +0000422#define CFG_CACHELINE_SIZE 32 /* ... */
423#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
424#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
425#endif
426
427/*
428 * Init Memory Controller:
429 *
430 * BR0/1 and OR0/1 (FLASH)
431 */
432
433#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
434
435/*-----------------------------------------------------------------------
436 * External Bus Controller (EBC) Setup
437 */
438
wdenkc837dcb2004-01-20 23:12:12 +0000439/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
440#define CFG_EBC_PB0AP 0x92015480
441#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk12f34242003-09-02 22:48:03 +0000442
wdenkc837dcb2004-01-20 23:12:12 +0000443/* Memory Bank 1 (External SRAM) initialization */
wdenk12f34242003-09-02 22:48:03 +0000444/* Since this must replace NOR Flash, we use the same settings for CS0 */
wdenkc837dcb2004-01-20 23:12:12 +0000445#define CFG_EBC_PB1AP 0x92015480
446#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000447
wdenkc837dcb2004-01-20 23:12:12 +0000448/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
449#define CFG_EBC_PB2AP 0x92015480
450#define CFG_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000451
wdenkc837dcb2004-01-20 23:12:12 +0000452/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
453#define CFG_EBC_PB3AP 0x92015480
454#define CFG_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk12f34242003-09-02 22:48:03 +0000455
wdenke55ca7e2004-07-01 21:40:08 +0000456#ifdef CONFIG_PPCHAMELEON_SMI712
457/*
458 * Video console (graphic: SMI LynxEM)
459 */
460#define CONFIG_VIDEO
461#define CONFIG_CFB_CONSOLE
462#define CONFIG_VIDEO_SMI_LYNXEM
463#define CONFIG_VIDEO_LOGO
464/*#define CONFIG_VIDEO_BMP_LOGO*/
465#define CONFIG_CONSOLE_EXTRA_INFO
466#define CONFIG_VGA_AS_SINGLE_DEVICE
467/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
468#define CFG_ISA_IO 0xE8000000
469/* see also drivers/videomodes.c */
470#define CFG_DEFAULT_VIDEO_MODE 0x303
wdenk12f34242003-09-02 22:48:03 +0000471#endif
472
473/*-----------------------------------------------------------------------
474 * FPGA stuff
475 */
476/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000477#define CFG_FPGA_MODE 0x00
478#define CFG_FPGA_STATUS 0x02
479#define CFG_FPGA_TS 0x04
480#define CFG_FPGA_TS_LOW 0x06
481#define CFG_FPGA_TS_CAP0 0x10
482#define CFG_FPGA_TS_CAP0_LOW 0x12
483#define CFG_FPGA_TS_CAP1 0x14
484#define CFG_FPGA_TS_CAP1_LOW 0x16
485#define CFG_FPGA_TS_CAP2 0x18
486#define CFG_FPGA_TS_CAP2_LOW 0x1a
487#define CFG_FPGA_TS_CAP3 0x1c
488#define CFG_FPGA_TS_CAP3_LOW 0x1e
wdenk12f34242003-09-02 22:48:03 +0000489
490/* FPGA Mode Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000491#define CFG_FPGA_MODE_CF_RESET 0x0001
wdenk12f34242003-09-02 22:48:03 +0000492#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
493#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
wdenkc837dcb2004-01-20 23:12:12 +0000494#define CFG_FPGA_MODE_TS_CLEAR 0x2000
wdenk12f34242003-09-02 22:48:03 +0000495
496/* FPGA Status Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000497#define CFG_FPGA_STATUS_DIP0 0x0001
498#define CFG_FPGA_STATUS_DIP1 0x0002
499#define CFG_FPGA_STATUS_DIP2 0x0004
500#define CFG_FPGA_STATUS_FLASH 0x0008
501#define CFG_FPGA_STATUS_TS_IRQ 0x1000
wdenk12f34242003-09-02 22:48:03 +0000502
wdenk10767cc2004-05-13 13:23:58 +0000503#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
504#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk12f34242003-09-02 22:48:03 +0000505
506/* FPGA program pin configuration */
wdenk10767cc2004-05-13 13:23:58 +0000507#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
508#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
509#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
510#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
511#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk12f34242003-09-02 22:48:03 +0000512
513/*-----------------------------------------------------------------------
514 * Definitions for initial stack pointer and data area (in data cache)
515 */
wdenk12f34242003-09-02 22:48:03 +0000516/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenk10767cc2004-05-13 13:23:58 +0000517#define CFG_TEMP_STACK_OCM 1
wdenk12f34242003-09-02 22:48:03 +0000518
519/* On Chip Memory location */
520#define CFG_OCM_DATA_ADDR 0xF8000000
521#define CFG_OCM_DATA_SIZE 0x1000
522#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
523#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
wdenk12f34242003-09-02 22:48:03 +0000524
525#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
526#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000527#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk12f34242003-09-02 22:48:03 +0000528
529/*-----------------------------------------------------------------------
530 * Definitions for GPIO setup (PPC405EP specific)
531 *
wdenkc837dcb2004-01-20 23:12:12 +0000532 * GPIO0[0] - External Bus Controller BLAST output
533 * GPIO0[1-9] - Instruction trace outputs -> GPIO
wdenk12f34242003-09-02 22:48:03 +0000534 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
535 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
536 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
537 * GPIO0[24-27] - UART0 control signal inputs/outputs
538 * GPIO0[28-29] - UART1 data signal input/output
wdenkc837dcb2004-01-20 23:12:12 +0000539 * GPIO0[30] - EMAC0 input
540 * GPIO0[31] - EMAC1 reject packet as output
wdenk12f34242003-09-02 22:48:03 +0000541 */
wdenkc837dcb2004-01-20 23:12:12 +0000542#define CFG_GPIO0_OSRH 0x40000550
543#define CFG_GPIO0_OSRL 0x00000110
544#define CFG_GPIO0_ISR1H 0x00000000
wdenk1d6f9722004-09-09 17:44:35 +0000545/*#define CFG_GPIO0_ISR1L 0x15555445*/
wdenkc837dcb2004-01-20 23:12:12 +0000546#define CFG_GPIO0_ISR1L 0x15555444
547#define CFG_GPIO0_TSRH 0x00000000
548#define CFG_GPIO0_TSRL 0x00000000
549#define CFG_GPIO0_TCR 0xF7FF8014
wdenk12f34242003-09-02 22:48:03 +0000550
551/*
552 * Internal Definitions
553 *
554 * Boot Flags
555 */
556#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
557#define BOOTFLAG_WARM 0x02 /* Software reboot */
558
wdenk180d3f72004-01-04 16:28:35 +0000559
wdenk12f34242003-09-02 22:48:03 +0000560#define CONFIG_NO_SERIAL_EEPROM
wdenk1d6f9722004-09-09 17:44:35 +0000561
wdenk200f8c72003-09-13 19:13:29 +0000562/*--------------------------------------------------------------------*/
wdenk1d6f9722004-09-09 17:44:35 +0000563
wdenk12f34242003-09-02 22:48:03 +0000564#ifdef CONFIG_NO_SERIAL_EEPROM
565
wdenk12f34242003-09-02 22:48:03 +0000566/*
wdenk200f8c72003-09-13 19:13:29 +0000567!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000568! Defines for entry options.
569! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
wdenkc837dcb2004-01-20 23:12:12 +0000570! are plugged in the board will be utilized as non-ECC DIMMs.
wdenk200f8c72003-09-13 19:13:29 +0000571!-----------------------------------------------------------------------
wdenk12f34242003-09-02 22:48:03 +0000572*/
wdenk10767cc2004-05-13 13:23:58 +0000573#undef AUTO_MEMORY_CONFIG
574#define DIMM_READ_ADDR 0xAB
575#define DIMM_WRITE_ADDR 0xAA
wdenk12f34242003-09-02 22:48:03 +0000576
wdenk10767cc2004-05-13 13:23:58 +0000577#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
578#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
579#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
580#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
581#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
582#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
583#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
584#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
585#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
586#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
wdenk12f34242003-09-02 22:48:03 +0000587
588/* Defines for CPC0_PLLMR1 Register fields */
wdenk10767cc2004-05-13 13:23:58 +0000589#define PLL_ACTIVE 0x80000000
590#define CPC0_PLLMR1_SSCS 0x80000000
591#define PLL_RESET 0x40000000
592#define CPC0_PLLMR1_PLLR 0x40000000
wdenk12f34242003-09-02 22:48:03 +0000593 /* Feedback multiplier */
wdenk10767cc2004-05-13 13:23:58 +0000594#define PLL_FBKDIV 0x00F00000
595#define CPC0_PLLMR1_FBDV 0x00F00000
596#define PLL_FBKDIV_16 0x00000000
597#define PLL_FBKDIV_1 0x00100000
598#define PLL_FBKDIV_2 0x00200000
599#define PLL_FBKDIV_3 0x00300000
600#define PLL_FBKDIV_4 0x00400000
601#define PLL_FBKDIV_5 0x00500000
602#define PLL_FBKDIV_6 0x00600000
603#define PLL_FBKDIV_7 0x00700000
604#define PLL_FBKDIV_8 0x00800000
605#define PLL_FBKDIV_9 0x00900000
606#define PLL_FBKDIV_10 0x00A00000
607#define PLL_FBKDIV_11 0x00B00000
608#define PLL_FBKDIV_12 0x00C00000
609#define PLL_FBKDIV_13 0x00D00000
610#define PLL_FBKDIV_14 0x00E00000
611#define PLL_FBKDIV_15 0x00F00000
wdenk12f34242003-09-02 22:48:03 +0000612 /* Forward A divisor */
wdenk10767cc2004-05-13 13:23:58 +0000613#define PLL_FWDDIVA 0x00070000
614#define CPC0_PLLMR1_FWDVA 0x00070000
615#define PLL_FWDDIVA_8 0x00000000
616#define PLL_FWDDIVA_7 0x00010000
617#define PLL_FWDDIVA_6 0x00020000
618#define PLL_FWDDIVA_5 0x00030000
619#define PLL_FWDDIVA_4 0x00040000
620#define PLL_FWDDIVA_3 0x00050000
621#define PLL_FWDDIVA_2 0x00060000
622#define PLL_FWDDIVA_1 0x00070000
wdenk12f34242003-09-02 22:48:03 +0000623 /* Forward B divisor */
wdenk10767cc2004-05-13 13:23:58 +0000624#define PLL_FWDDIVB 0x00007000
625#define CPC0_PLLMR1_FWDVB 0x00007000
626#define PLL_FWDDIVB_8 0x00000000
627#define PLL_FWDDIVB_7 0x00001000
628#define PLL_FWDDIVB_6 0x00002000
629#define PLL_FWDDIVB_5 0x00003000
630#define PLL_FWDDIVB_4 0x00004000
631#define PLL_FWDDIVB_3 0x00005000
632#define PLL_FWDDIVB_2 0x00006000
633#define PLL_FWDDIVB_1 0x00007000
wdenk12f34242003-09-02 22:48:03 +0000634 /* PLL tune bits */
wdenk10767cc2004-05-13 13:23:58 +0000635#define PLL_TUNE_MASK 0x000003FF
636#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
637#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
638#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
639#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
640#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
641#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
642#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
wdenk12f34242003-09-02 22:48:03 +0000643
644/* Defines for CPC0_PLLMR0 Register fields */
645 /* CPU divisor */
wdenk10767cc2004-05-13 13:23:58 +0000646#define PLL_CPUDIV 0x00300000
647#define CPC0_PLLMR0_CCDV 0x00300000
648#define PLL_CPUDIV_1 0x00000000
649#define PLL_CPUDIV_2 0x00100000
650#define PLL_CPUDIV_3 0x00200000
651#define PLL_CPUDIV_4 0x00300000
wdenk12f34242003-09-02 22:48:03 +0000652 /* PLB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000653#define PLL_PLBDIV 0x00030000
654#define CPC0_PLLMR0_CBDV 0x00030000
655#define PLL_PLBDIV_1 0x00000000
656#define PLL_PLBDIV_2 0x00010000
657#define PLL_PLBDIV_3 0x00020000
658#define PLL_PLBDIV_4 0x00030000
wdenk12f34242003-09-02 22:48:03 +0000659 /* OPB divisor */
wdenk10767cc2004-05-13 13:23:58 +0000660#define PLL_OPBDIV 0x00003000
661#define CPC0_PLLMR0_OPDV 0x00003000
662#define PLL_OPBDIV_1 0x00000000
663#define PLL_OPBDIV_2 0x00001000
664#define PLL_OPBDIV_3 0x00002000
665#define PLL_OPBDIV_4 0x00003000
wdenk12f34242003-09-02 22:48:03 +0000666 /* EBC divisor */
wdenk10767cc2004-05-13 13:23:58 +0000667#define PLL_EXTBUSDIV 0x00000300
668#define CPC0_PLLMR0_EPDV 0x00000300
669#define PLL_EXTBUSDIV_2 0x00000000
670#define PLL_EXTBUSDIV_3 0x00000100
671#define PLL_EXTBUSDIV_4 0x00000200
672#define PLL_EXTBUSDIV_5 0x00000300
wdenk12f34242003-09-02 22:48:03 +0000673 /* MAL divisor */
wdenk10767cc2004-05-13 13:23:58 +0000674#define PLL_MALDIV 0x00000030
675#define CPC0_PLLMR0_MPDV 0x00000030
676#define PLL_MALDIV_1 0x00000000
677#define PLL_MALDIV_2 0x00000010
678#define PLL_MALDIV_3 0x00000020
679#define PLL_MALDIV_4 0x00000030
wdenk12f34242003-09-02 22:48:03 +0000680 /* PCI divisor */
wdenk10767cc2004-05-13 13:23:58 +0000681#define PLL_PCIDIV 0x00000003
682#define CPC0_PLLMR0_PPFD 0x00000003
683#define PLL_PCIDIV_1 0x00000000
684#define PLL_PCIDIV_2 0x00000001
685#define PLL_PCIDIV_3 0x00000002
686#define PLL_PCIDIV_4 0x00000003
wdenk12f34242003-09-02 22:48:03 +0000687
wdenke55ca7e2004-07-01 21:40:08 +0000688#ifdef CONFIG_PPCHAMELEON_CLK_25
689/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
690#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
691 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
692 PLL_MALDIV_1 | PLL_PCIDIV_4)
693#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
694 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
695 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
696
697#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
698 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
699 PLL_MALDIV_1 | PLL_PCIDIV_4)
700#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
701 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
702 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
703
704#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
705 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
706 PLL_MALDIV_1 | PLL_PCIDIV_4)
707#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
708 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
709 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
710
711#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
712 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
713 PLL_MALDIV_1 | PLL_PCIDIV_2)
714#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
715 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
716 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
717
718#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
719
wdenk180d3f72004-01-04 16:28:35 +0000720/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenke55ca7e2004-07-01 21:40:08 +0000721#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
wdenk10767cc2004-05-13 13:23:58 +0000722 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
723 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000724#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000725 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
726 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000727
728#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000729 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
730 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000731#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
wdenk10767cc2004-05-13 13:23:58 +0000732 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
733 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000734
735#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
wdenk10767cc2004-05-13 13:23:58 +0000736 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
737 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenke55ca7e2004-07-01 21:40:08 +0000738#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
wdenk10767cc2004-05-13 13:23:58 +0000739 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
740 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenke55ca7e2004-07-01 21:40:08 +0000741
742#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000743 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
744 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenke55ca7e2004-07-01 21:40:08 +0000745#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
wdenk10767cc2004-05-13 13:23:58 +0000746 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
747 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
wdenk180d3f72004-01-04 16:28:35 +0000748
wdenke55ca7e2004-07-01 21:40:08 +0000749#else
750#error "* External frequency (SysClk) not defined! *"
751#endif
752
wdenk180d3f72004-01-04 16:28:35 +0000753#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
754/* Model HI */
wdenk1d6f9722004-09-09 17:44:35 +0000755#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
756#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
wdenke55ca7e2004-07-01 21:40:08 +0000757#define CFG_OPB_FREQ 55555555
wdenk180d3f72004-01-04 16:28:35 +0000758/* Model ME */
759#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk1d6f9722004-09-09 17:44:35 +0000760#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
761#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
wdenke55ca7e2004-07-01 21:40:08 +0000762#define CFG_OPB_FREQ 66666666
wdenk180d3f72004-01-04 16:28:35 +0000763#else
764/* Model BA (default) */
wdenk1d6f9722004-09-09 17:44:35 +0000765#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
766#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
wdenke55ca7e2004-07-01 21:40:08 +0000767#define CFG_OPB_FREQ 66666666
768#endif
wdenk12f34242003-09-02 22:48:03 +0000769
wdenk1d6f9722004-09-09 17:44:35 +0000770#endif /* CONFIG_NO_SERIAL_EEPROM */
wdenk180d3f72004-01-04 16:28:35 +0000771
wdenk1d6f9722004-09-09 17:44:35 +0000772#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenk998eaae2004-04-18 19:43:36 +0000773#define CONFIG_JFFS2_NAND_DEV 0 /* nand device jffs2 lives on */
774#define CONFIG_JFFS2_NAND_OFF 0 /* start of jffs2 partition */
wdenk07cc0992005-05-05 00:04:14 +0000775#define CONFIG_JFFS2_NAND_SIZE 4*1024*1024 /* size of jffs2 partition */
wdenk998eaae2004-04-18 19:43:36 +0000776#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
777
wdenk12f34242003-09-02 22:48:03 +0000778#endif /* __CONFIG_H */