blob: 44fdc4c300257087a6e39d24d056818eeae5e7c7 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TENART Antoine425faf72013-07-02 12:06:00 +02002/*
3 * ti816x_evm.h
4 *
5 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
6 * Antoine Tenart, <atenart@adeneo-embedded.com>
TENART Antoine425faf72013-07-02 12:06:00 +02007 */
8
9#ifndef __CONFIG_TI816X_EVM_H
10#define __CONFIG_TI816X_EVM_H
11
Tom Rini1d7f6ad2017-05-16 14:46:39 -040012#include <configs/ti_armv7_omap.h>
TENART Antoine425faf72013-07-02 12:06:00 +020013#include <asm/arch/omap.h>
14
TENART Antoine425faf72013-07-02 12:06:00 +020015#define CONFIG_MACH_TYPE MACH_TYPE_TI8168EVM
16
TENART Antoine425faf72013-07-02 12:06:00 +020017#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rini1d7f6ad2017-05-16 14:46:39 -040018 DEFAULT_LINUX_BOOT_ENV \
Tom Rini43ede0b2017-10-22 17:55:07 -040019 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
20 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
TENART Antoine425faf72013-07-02 12:06:00 +020021
22#define CONFIG_BOOTCOMMAND \
23 "mmc rescan;" \
24 "fatload mmc 0 ${loadaddr} uImage;" \
25 "bootm ${loadaddr}" \
26
TENART Antoine425faf72013-07-02 12:06:00 +020027/* Clock Defines */
28#define V_OSCK 24000000 /* Clock output from T2 */
29#define V_SCLK (V_OSCK >> 1)
30
TENART Antoine425faf72013-07-02 12:06:00 +020031#define CONFIG_MAX_RAM_BANK_SIZE (2048 << 20) /* 2048MB */
Tom Rini1d7f6ad2017-05-16 14:46:39 -040032#define CONFIG_SYS_SDRAM_BASE 0x80000000
TENART Antoine425faf72013-07-02 12:06:00 +020033
34/**
35 * Platform/Board specific defs
36 */
37#define CONFIG_SYS_CLK_FREQ 27000000
38#define CONFIG_SYS_TIMERBASE 0x4802E000
39#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
40
TENART Antoine425faf72013-07-02 12:06:00 +020041/*
42 * NS16550 Configuration
43 */
TENART Antoine425faf72013-07-02 12:06:00 +020044#define CONFIG_SYS_NS16550_SERIAL
45#define CONFIG_SYS_NS16550_REG_SIZE (-4)
46#define CONFIG_SYS_NS16550_CLK (48000000)
47#define CONFIG_SYS_NS16550_COM1 0x48024000 /* Base EVM has UART2 */
48
TENART Antoine425faf72013-07-02 12:06:00 +020049/* allow overwriting serial config and ethaddr */
TENART Antoine425faf72013-07-02 12:06:00 +020050
TENART Antoine425faf72013-07-02 12:06:00 +020051
Tom Rini77e99272017-05-16 14:46:37 -040052/*
53 * GPMC NAND block. We support 1 device and the physical address to
54 * access CS0 at is 0x8000000.
55 */
56#define CONFIG_SYS_NAND_BASE 0x8000000
57#define CONFIG_SYS_MAX_NAND_DEVICE 1
58
59/* NAND: SPL related configs */
Tom Rini77e99272017-05-16 14:46:37 -040060
61/* NAND: device related configs */
62#define CONFIG_SYS_NAND_5_ADDR_CYCLE
Tom Rini77e99272017-05-16 14:46:37 -040063#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
64 CONFIG_SYS_NAND_PAGE_SIZE)
65#define CONFIG_SYS_NAND_PAGE_SIZE 2048
66#define CONFIG_SYS_NAND_OOBSIZE 64
67#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
68/* NAND: driver related configs */
Tom Rini77e99272017-05-16 14:46:37 -040069#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
70#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
71 10, 11, 12, 13, 14, 15, 16, 17, \
72 18, 19, 20, 21, 22, 23, 24, 25, \
73 26, 27, 28, 29, 30, 31, 32, 33, \
74 34, 35, 36, 37, 38, 39, 40, 41, \
75 42, 43, 44, 45, 46, 47, 48, 49, \
76 50, 51, 52, 53, 54, 55, 56, 57, }
77
78#define CONFIG_SYS_NAND_ECCSIZE 512
79#define CONFIG_SYS_NAND_ECCBYTES 14
80#define CONFIG_SYS_NAND_ONFI_DETECTION
81#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW
Tom Rini77e99272017-05-16 14:46:37 -040082#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x000c0000
Tom Rini77e99272017-05-16 14:46:37 -040083#define CONFIG_SYS_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
TENART Antoine425faf72013-07-02 12:06:00 +020084
85/* SPL */
86/* Defines for SPL */
Tom Rinifa2f81b2016-08-26 13:30:43 -040087#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
88 CONFIG_SPL_TEXT_BASE)
TENART Antoine425faf72013-07-02 12:06:00 +020089
Tom Rinide820362017-05-10 12:01:02 -040090#define CONFIG_NET_RETRY_COUNT 10
91
TENART Antoine425faf72013-07-02 12:06:00 +020092/* Since SPL did pll and ddr initialization for us,
93 * we don't need to do it twice.
94 */
95#ifndef CONFIG_SPL_BUILD
96#define CONFIG_SKIP_LOWLEVEL_INIT
97#endif
98
Tom Rini1d7f6ad2017-05-16 14:46:39 -040099/*
100 * Disable MMC DM for SPL build and can be re-enabled after adding
101 * DM support in SPL
102 */
103#ifdef CONFIG_SPL_BUILD
104#undef CONFIG_DM_MMC
105#undef CONFIG_TIMER
Tom Rini1d7f6ad2017-05-16 14:46:39 -0400106#endif
TENART Antoine425faf72013-07-02 12:06:00 +0200107#endif