blob: 4a81b1daf84efe5fa04d3e6e2cb207de5540a58a [file] [log] [blame]
TENART Antoine425faf72013-07-02 12:06:00 +02001/*
2 * ti816x_evm.h
3 *
4 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
5 * Antoine Tenart, <atenart@adeneo-embedded.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#ifndef __CONFIG_TI816X_EVM_H
11#define __CONFIG_TI816X_EVM_H
12
Tom Rini1d7f6ad2017-05-16 14:46:39 -040013#include <configs/ti_armv7_omap.h>
TENART Antoine425faf72013-07-02 12:06:00 +020014#include <asm/arch/omap.h>
15
16#define CONFIG_ENV_SIZE 0x2000
TENART Antoine425faf72013-07-02 12:06:00 +020017#define CONFIG_MACH_TYPE MACH_TYPE_TI8168EVM
18
TENART Antoine425faf72013-07-02 12:06:00 +020019#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rini1d7f6ad2017-05-16 14:46:39 -040020 DEFAULT_LINUX_BOOT_ENV \
21 "mtdids=" MTDIDS_DEFAULT "\0" \
22 "mtdparts=" MTDPARTS_DEFAULT "\0" \
TENART Antoine425faf72013-07-02 12:06:00 +020023
24#define CONFIG_BOOTCOMMAND \
25 "mmc rescan;" \
26 "fatload mmc 0 ${loadaddr} uImage;" \
27 "bootm ${loadaddr}" \
28
29#define CONFIG_BOOTARGS "console=ttyO2,115200n8 noinitrd earlyprintk"
30
31/* Clock Defines */
32#define V_OSCK 24000000 /* Clock output from T2 */
33#define V_SCLK (V_OSCK >> 1)
34
Simon Glass4848d892017-04-26 22:27:50 -060035#define CONFIG_CMD_ASKENV
TENART Antoine425faf72013-07-02 12:06:00 +020036
TENART Antoine425faf72013-07-02 12:06:00 +020037#define CONFIG_MAX_RAM_BANK_SIZE (2048 << 20) /* 2048MB */
Tom Rini1d7f6ad2017-05-16 14:46:39 -040038#define CONFIG_SYS_SDRAM_BASE 0x80000000
TENART Antoine425faf72013-07-02 12:06:00 +020039
40/**
41 * Platform/Board specific defs
42 */
43#define CONFIG_SYS_CLK_FREQ 27000000
44#define CONFIG_SYS_TIMERBASE 0x4802E000
45#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
46
TENART Antoine425faf72013-07-02 12:06:00 +020047/*
48 * NS16550 Configuration
49 */
TENART Antoine425faf72013-07-02 12:06:00 +020050#define CONFIG_SYS_NS16550_SERIAL
51#define CONFIG_SYS_NS16550_REG_SIZE (-4)
52#define CONFIG_SYS_NS16550_CLK (48000000)
53#define CONFIG_SYS_NS16550_COM1 0x48024000 /* Base EVM has UART2 */
54
TENART Antoine425faf72013-07-02 12:06:00 +020055/* allow overwriting serial config and ethaddr */
56#define CONFIG_ENV_OVERWRITE
57
58#define CONFIG_SERIAL1
59#define CONFIG_SERIAL2
60#define CONFIG_SERIAL3
61#define CONFIG_CONS_INDEX 1
TENART Antoine425faf72013-07-02 12:06:00 +020062
Tom Rini77e99272017-05-16 14:46:37 -040063/*
64 * GPMC NAND block. We support 1 device and the physical address to
65 * access CS0 at is 0x8000000.
66 */
67#define CONFIG_SYS_NAND_BASE 0x8000000
68#define CONFIG_SYS_MAX_NAND_DEVICE 1
69
70/* NAND: SPL related configs */
Tom Rini77e99272017-05-16 14:46:37 -040071#define CONFIG_SPL_NAND_AM33XX_BCH
Tom Rini77e99272017-05-16 14:46:37 -040072
73/* NAND: device related configs */
74#define CONFIG_SYS_NAND_5_ADDR_CYCLE
75#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
76#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
77 CONFIG_SYS_NAND_PAGE_SIZE)
78#define CONFIG_SYS_NAND_PAGE_SIZE 2048
79#define CONFIG_SYS_NAND_OOBSIZE 64
80#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
81/* NAND: driver related configs */
Tom Rini77e99272017-05-16 14:46:37 -040082#define CONFIG_NAND_OMAP_GPMC_PREFETCH
83#define CONFIG_NAND_OMAP_ELM
84#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
85#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
86 10, 11, 12, 13, 14, 15, 16, 17, \
87 18, 19, 20, 21, 22, 23, 24, 25, \
88 26, 27, 28, 29, 30, 31, 32, 33, \
89 34, 35, 36, 37, 38, 39, 40, 41, \
90 42, 43, 44, 45, 46, 47, 48, 49, \
91 50, 51, 52, 53, 54, 55, 56, 57, }
92
93#define CONFIG_SYS_NAND_ECCSIZE 512
94#define CONFIG_SYS_NAND_ECCBYTES 14
95#define CONFIG_SYS_NAND_ONFI_DETECTION
96#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW
97#define MTDIDS_DEFAULT "nand0=nand.0"
98#define MTDPARTS_DEFAULT "mtdparts=nand.0:" \
99 "128k(NAND.SPL)," \
100 "128k(NAND.SPL.backup1)," \
101 "128k(NAND.SPL.backup2)," \
102 "128k(NAND.SPL.backup3)," \
103 "256k(NAND.u-boot-spl-os)," \
104 "1m(NAND.u-boot)," \
105 "128k(NAND.u-boot-env)," \
106 "128k(NAND.u-boot-env.backup1)," \
107 "8m(NAND.kernel)," \
108 "-(NAND.file-system)"
109#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x000c0000
110#define CONFIG_ENV_IS_IN_NAND
111#define CONFIG_ENV_OFFSET 0x001c0000
112#define CONFIG_ENV_OFFSET_REDUND 0x001e0000
113#define CONFIG_SYS_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
TENART Antoine425faf72013-07-02 12:06:00 +0200114
115/* SPL */
116/* Defines for SPL */
Tom Rini77e99272017-05-16 14:46:37 -0400117#define CONFIG_SPL_NAND_AM33XX_BCH /* ELM support */
TENART Antoine425faf72013-07-02 12:06:00 +0200118#define CONFIG_SPL_TEXT_BASE 0x40400000
Tom Rinifa2f81b2016-08-26 13:30:43 -0400119#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
120 CONFIG_SPL_TEXT_BASE)
TENART Antoine425faf72013-07-02 12:06:00 +0200121
Tom Rini983e3702016-11-07 21:34:54 -0500122#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
TENART Antoine425faf72013-07-02 12:06:00 +0200123
TENART Antoine425faf72013-07-02 12:06:00 +0200124#define CONFIG_SYS_TEXT_BASE 0x80800000
TENART Antoine425faf72013-07-02 12:06:00 +0200125
Tom Rinide820362017-05-10 12:01:02 -0400126#define CONFIG_DRIVER_TI_EMAC
127#define CONFIG_MII
128#define CONFIG_BOOTP_DNS
129#define CONFIG_BOOTP_DNS2
130#define CONFIG_BOOTP_SEND_HOSTNAME
131#define CONFIG_BOOTP_GATEWAY
132#define CONFIG_BOOTP_SUBNETMASK
133#define CONFIG_NET_RETRY_COUNT 10
134
TENART Antoine425faf72013-07-02 12:06:00 +0200135/* Since SPL did pll and ddr initialization for us,
136 * we don't need to do it twice.
137 */
138#ifndef CONFIG_SPL_BUILD
139#define CONFIG_SKIP_LOWLEVEL_INIT
140#endif
141
Tom Rini1d7f6ad2017-05-16 14:46:39 -0400142/*
143 * Disable MMC DM for SPL build and can be re-enabled after adding
144 * DM support in SPL
145 */
146#ifdef CONFIG_SPL_BUILD
147#undef CONFIG_DM_MMC
148#undef CONFIG_TIMER
149#undef CONFIG_DM_USB
150#endif
TENART Antoine425faf72013-07-02 12:06:00 +0200151#endif