Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 2 | /* |
Hannes Schmelzer | e880a5e | 2018-01-09 19:01:32 +0100 | [diff] [blame] | 3 | * Copyright (C) 2013-2018 Hannes Schmelzer <oe5hpm@oevsv.at> |
| 4 | * B&R Industrial Automation GmbH - http://www.br-automation.com |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 5 | * Copyright (C) 2020 Dario Binacchi <dariobin@libero.it> |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 6 | * |
| 7 | * minimal framebuffer driver for TI's AM335x SoC to be compatible with |
| 8 | * Wolfgang Denk's LCD-Framework (CONFIG_LCD, common/lcd.c) |
| 9 | * |
Martin Pietryka | 7d04517 | 2016-04-27 21:39:15 +0200 | [diff] [blame] | 10 | * - supporting 16/24/32bit RGB/TFT raster Mode (not using palette) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 11 | * - sets up LCD controller as in 'am335x_lcdpanel' struct given |
| 12 | * - starts output DMA from gd->fb_base buffer |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 13 | */ |
| 14 | #include <common.h> |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 15 | #include <dm.h> |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 16 | #include <lcd.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 17 | #include <log.h> |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 18 | #include <panel.h> |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 19 | #include <video.h> |
Dario Binacchi | 295ab88 | 2020-05-03 21:27:48 +0200 | [diff] [blame] | 20 | #include <asm/arch/clock.h> |
| 21 | #include <asm/arch/hardware.h> |
| 22 | #include <asm/arch/omap.h> |
| 23 | #include <asm/arch/sys_proto.h> |
| 24 | #include <asm/io.h> |
| 25 | #include <asm/utils.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 26 | #include <linux/delay.h> |
Dario Binacchi | 295ab88 | 2020-05-03 21:27:48 +0200 | [diff] [blame] | 27 | #include <linux/err.h> |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 28 | #include "am335x-fb.h" |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 29 | #include "tilcdc-panel.h" |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 30 | |
Hannes Schmelzer | 8a094f5 | 2018-01-09 19:01:34 +0100 | [diff] [blame] | 31 | #define LCDC_FMAX 200000000 |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 32 | |
| 33 | /* LCD Control Register */ |
Dario Binacchi | a9df3c5 | 2020-02-22 14:05:44 +0100 | [diff] [blame] | 34 | #define LCDC_CTRL_CLK_DIVISOR_MASK GENMASK(15, 8) |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 35 | #define LCDC_CTRL_RASTER_MODE BIT(0) |
| 36 | #define LCDC_CTRL_CLK_DIVISOR(x) (((x) & GENMASK(7, 0)) << 8) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 37 | /* LCD Clock Enable Register */ |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 38 | #define LCDC_CLKC_ENABLE_CORECLKEN BIT(0) |
| 39 | #define LCDC_CLKC_ENABLE_LIDDCLKEN BIT(1) |
| 40 | #define LCDC_CLKC_ENABLE_DMACLKEN BIT(2) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 41 | /* LCD DMA Control Register */ |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 42 | #define LCDC_DMA_CTRL_BURST_SIZE(x) (((x) & GENMASK(2, 0)) << 4) |
| 43 | #define LCDC_DMA_CTRL_BURST_1 0x0 |
| 44 | #define LCDC_DMA_CTRL_BURST_2 0x1 |
| 45 | #define LCDC_DMA_CTRL_BURST_4 0x2 |
| 46 | #define LCDC_DMA_CTRL_BURST_8 0x3 |
| 47 | #define LCDC_DMA_CTRL_BURST_16 0x4 |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 48 | #define LCDC_DMA_CTRL_FIFO_TH(x) (((x) & GENMASK(2, 0)) << 8) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 49 | /* LCD Timing_0 Register */ |
Dario Binacchi | 0aff8e2 | 2020-02-22 14:05:48 +0100 | [diff] [blame] | 50 | #define LCDC_RASTER_TIMING_0_HORMSB(x) ((((x) - 1) & BIT(10)) >> 7) |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 51 | #define LCDC_RASTER_TIMING_0_HORLSB(x) (((((x) >> 4) - 1) & GENMASK(5, 0)) << 4) |
| 52 | #define LCDC_RASTER_TIMING_0_HSWLSB(x) ((((x) - 1) & GENMASK(5, 0)) << 10) |
| 53 | #define LCDC_RASTER_TIMING_0_HFPLSB(x) ((((x) - 1) & GENMASK(7, 0)) << 16) |
| 54 | #define LCDC_RASTER_TIMING_0_HBPLSB(x) ((((x) - 1) & GENMASK(7, 0)) << 24) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 55 | /* LCD Timing_1 Register */ |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 56 | #define LCDC_RASTER_TIMING_1_VERLSB(x) (((x) - 1) & GENMASK(9, 0)) |
| 57 | #define LCDC_RASTER_TIMING_1_VSW(x) ((((x) - 1) & GENMASK(5, 0)) << 10) |
| 58 | #define LCDC_RASTER_TIMING_1_VFP(x) (((x) & GENMASK(7, 0)) << 16) |
| 59 | #define LCDC_RASTER_TIMING_1_VBP(x) (((x) & GENMASK(7, 0)) << 24) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 60 | /* LCD Timing_2 Register */ |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 61 | #define LCDC_RASTER_TIMING_2_HFPMSB(x) ((((x) - 1) & GENMASK(9, 8)) >> 8) |
| 62 | #define LCDC_RASTER_TIMING_2_HBPMSB(x) ((((x) - 1) & GENMASK(9, 8)) >> 4) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 63 | #define LCDC_RASTER_TIMING_2_ACB(x) (((x) & GENMASK(7, 0)) << 8) |
| 64 | #define LCDC_RASTER_TIMING_2_ACBI(x) (((x) & GENMASK(3, 0)) << 16) |
| 65 | #define LCDC_RASTER_TIMING_2_VSYNC_INVERT BIT(20) |
| 66 | #define LCDC_RASTER_TIMING_2_HSYNC_INVERT BIT(21) |
| 67 | #define LCDC_RASTER_TIMING_2_PXCLK_INVERT BIT(22) |
| 68 | #define LCDC_RASTER_TIMING_2_DE_INVERT BIT(23) |
| 69 | #define LCDC_RASTER_TIMING_2_HSVS_RISEFALL BIT(24) |
| 70 | #define LCDC_RASTER_TIMING_2_HSVS_CONTROL BIT(25) |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 71 | #define LCDC_RASTER_TIMING_2_VERMSB(x) ((((x) - 1) & BIT(10)) << 16) |
| 72 | #define LCDC_RASTER_TIMING_2_HSWMSB(x) ((((x) - 1) & GENMASK(9, 6)) << 21) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 73 | /* LCD Raster Ctrl Register */ |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 74 | #define LCDC_RASTER_CTRL_ENABLE BIT(0) |
| 75 | #define LCDC_RASTER_CTRL_TFT_MODE BIT(7) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 76 | #define LCDC_RASTER_CTRL_DATA_ORDER BIT(8) |
| 77 | #define LCDC_RASTER_CTRL_REQDLY(x) (((x) & GENMASK(7, 0)) << 12) |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 78 | #define LCDC_RASTER_CTRL_PALMODE_RAWDATA (0x02 << 20) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 79 | #define LCDC_RASTER_CTRL_TFT_ALT_ENABLE BIT(23) |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 80 | #define LCDC_RASTER_CTRL_TFT_24BPP_MODE BIT(25) |
| 81 | #define LCDC_RASTER_CTRL_TFT_24BPP_UNPACK BIT(26) |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 82 | |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 83 | struct am335x_lcdhw { |
| 84 | unsigned int pid; /* 0x00 */ |
| 85 | unsigned int ctrl; /* 0x04 */ |
| 86 | unsigned int gap0; /* 0x08 */ |
| 87 | unsigned int lidd_ctrl; /* 0x0C */ |
| 88 | unsigned int lidd_cs0_conf; /* 0x10 */ |
| 89 | unsigned int lidd_cs0_addr; /* 0x14 */ |
| 90 | unsigned int lidd_cs0_data; /* 0x18 */ |
| 91 | unsigned int lidd_cs1_conf; /* 0x1C */ |
| 92 | unsigned int lidd_cs1_addr; /* 0x20 */ |
| 93 | unsigned int lidd_cs1_data; /* 0x24 */ |
| 94 | unsigned int raster_ctrl; /* 0x28 */ |
| 95 | unsigned int raster_timing0; /* 0x2C */ |
| 96 | unsigned int raster_timing1; /* 0x30 */ |
| 97 | unsigned int raster_timing2; /* 0x34 */ |
| 98 | unsigned int raster_subpanel; /* 0x38 */ |
| 99 | unsigned int raster_subpanel2; /* 0x3C */ |
| 100 | unsigned int lcddma_ctrl; /* 0x40 */ |
| 101 | unsigned int lcddma_fb0_base; /* 0x44 */ |
| 102 | unsigned int lcddma_fb0_ceiling; /* 0x48 */ |
| 103 | unsigned int lcddma_fb1_base; /* 0x4C */ |
| 104 | unsigned int lcddma_fb1_ceiling; /* 0x50 */ |
| 105 | unsigned int sysconfig; /* 0x54 */ |
| 106 | unsigned int irqstatus_raw; /* 0x58 */ |
| 107 | unsigned int irqstatus; /* 0x5C */ |
| 108 | unsigned int irqenable_set; /* 0x60 */ |
| 109 | unsigned int irqenable_clear; /* 0x64 */ |
| 110 | unsigned int gap1; /* 0x68 */ |
| 111 | unsigned int clkc_enable; /* 0x6C */ |
| 112 | unsigned int clkc_reset; /* 0x70 */ |
| 113 | }; |
| 114 | |
Dario Binacchi | a9df3c5 | 2020-02-22 14:05:44 +0100 | [diff] [blame] | 115 | struct dpll_data { |
| 116 | unsigned long rounded_rate; |
| 117 | u16 rounded_m; |
| 118 | u8 rounded_n; |
| 119 | u8 rounded_div; |
| 120 | }; |
| 121 | |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 122 | DECLARE_GLOBAL_DATA_PTR; |
| 123 | |
Dario Binacchi | a9df3c5 | 2020-02-22 14:05:44 +0100 | [diff] [blame] | 124 | /** |
| 125 | * am335x_dpll_round_rate() - Round a target rate for an OMAP DPLL |
| 126 | * |
| 127 | * @dpll_data: struct dpll_data pointer for the DPLL |
| 128 | * @rate: New DPLL clock rate |
| 129 | * @return rounded rate and the computed m, n and div values in the dpll_data |
| 130 | * structure, or -ve error code. |
| 131 | */ |
| 132 | static ulong am335x_dpll_round_rate(struct dpll_data *dd, ulong rate) |
| 133 | { |
| 134 | unsigned int m, n, d; |
| 135 | unsigned long rounded_rate; |
| 136 | int err, err_r; |
| 137 | |
| 138 | dd->rounded_rate = -EFAULT; |
| 139 | err = rate; |
| 140 | err_r = err; |
| 141 | |
| 142 | for (d = 2; err && d < 255; d++) { |
| 143 | for (m = 2; m < 2047; m++) { |
| 144 | if ((V_OSCK * m) < (rate * d)) |
| 145 | continue; |
| 146 | |
| 147 | n = (V_OSCK * m) / (rate * d); |
| 148 | if (n > 127) |
| 149 | break; |
| 150 | |
| 151 | if (((V_OSCK * m) / n) > LCDC_FMAX) |
| 152 | break; |
| 153 | |
| 154 | rounded_rate = (V_OSCK * m) / n / d; |
| 155 | err = abs(rounded_rate - rate); |
| 156 | if (err < err_r) { |
| 157 | err_r = err; |
| 158 | dd->rounded_rate = rounded_rate; |
| 159 | dd->rounded_m = m; |
| 160 | dd->rounded_n = n; |
| 161 | dd->rounded_div = d; |
| 162 | if (err == 0) |
| 163 | break; |
| 164 | } |
| 165 | } |
| 166 | } |
| 167 | |
| 168 | debug("DPLL display: best error %d Hz (M %d, N %d, DIV %d)\n", |
| 169 | err_r, dd->rounded_m, dd->rounded_n, dd->rounded_div); |
| 170 | |
| 171 | return dd->rounded_rate; |
| 172 | } |
| 173 | |
| 174 | /** |
| 175 | * am335x_fb_set_pixel_clk_rate() - Set pixel clock rate. |
| 176 | * |
| 177 | * @am335x_lcdhw: Base address of the LCD controller registers. |
| 178 | * @rate: New clock rate in Hz. |
| 179 | * @return new rate, or -ve error code. |
| 180 | */ |
| 181 | static ulong am335x_fb_set_pixel_clk_rate(struct am335x_lcdhw *regs, ulong rate) |
| 182 | { |
| 183 | struct dpll_params dpll_disp = { 1, 0, 1, -1, -1, -1, -1 }; |
| 184 | struct dpll_data dd; |
| 185 | ulong round_rate; |
| 186 | u32 reg; |
| 187 | |
| 188 | round_rate = am335x_dpll_round_rate(&dd, rate); |
| 189 | if (IS_ERR_VALUE(round_rate)) |
| 190 | return round_rate; |
| 191 | |
| 192 | dpll_disp.m = dd.rounded_m; |
| 193 | dpll_disp.n = dd.rounded_n; |
| 194 | do_setup_dpll(&dpll_disp_regs, &dpll_disp); |
| 195 | |
| 196 | reg = readl(®s->ctrl) & ~LCDC_CTRL_CLK_DIVISOR_MASK; |
| 197 | reg |= LCDC_CTRL_CLK_DIVISOR(dd.rounded_div); |
| 198 | writel(reg, ®s->ctrl); |
| 199 | return round_rate; |
| 200 | } |
| 201 | |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 202 | #if !CONFIG_IS_ENABLED(DM_VIDEO) |
| 203 | |
| 204 | #if !defined(LCD_CNTL_BASE) |
| 205 | #error "hw-base address of LCD-Controller (LCD_CNTL_BASE) not defined!" |
| 206 | #endif |
| 207 | |
| 208 | /* Macro definitions */ |
| 209 | #define FBSIZE(x) (((x)->hactive * (x)->vactive * (x)->bpp) >> 3) |
| 210 | |
| 211 | #define LCDC_RASTER_TIMING_2_INVMASK(x) ((x) & GENMASK(25, 20)) |
| 212 | |
| 213 | static struct am335x_lcdhw *lcdhw = (void *)LCD_CNTL_BASE; |
| 214 | |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 215 | int lcd_get_size(int *line_length) |
| 216 | { |
| 217 | *line_length = (panel_info.vl_col * NBITS(panel_info.vl_bpix)) / 8; |
| 218 | return *line_length * panel_info.vl_row + 0x20; |
| 219 | } |
| 220 | |
| 221 | int am335xfb_init(struct am335x_lcdpanel *panel) |
| 222 | { |
Martin Pietryka | 7d04517 | 2016-04-27 21:39:15 +0200 | [diff] [blame] | 223 | u32 raster_ctrl = 0; |
Hannes Schmelzer | 8a094f5 | 2018-01-09 19:01:34 +0100 | [diff] [blame] | 224 | struct cm_dpll *const cmdpll = (struct cm_dpll *)CM_DPLL; |
Dario Binacchi | a9df3c5 | 2020-02-22 14:05:44 +0100 | [diff] [blame] | 225 | ulong rate; |
| 226 | u32 reg; |
Hannes Schmelzer | 8a094f5 | 2018-01-09 19:01:34 +0100 | [diff] [blame] | 227 | |
Hannes Schmelzer | 0d8a7d6 | 2018-01-09 19:01:33 +0100 | [diff] [blame] | 228 | if (gd->fb_base == 0) { |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 229 | printf("ERROR: no valid fb_base stored in GLOBAL_DATA_PTR!\n"); |
| 230 | return -1; |
| 231 | } |
Hannes Schmelzer | 0d8a7d6 | 2018-01-09 19:01:33 +0100 | [diff] [blame] | 232 | if (panel == NULL) { |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 233 | printf("ERROR: missing ptr to am335x_lcdpanel!\n"); |
| 234 | return -1; |
| 235 | } |
| 236 | |
Martin Pietryka | 7d04517 | 2016-04-27 21:39:15 +0200 | [diff] [blame] | 237 | /* We can already set the bits for the raster_ctrl in this check */ |
| 238 | switch (panel->bpp) { |
| 239 | case 16: |
| 240 | break; |
| 241 | case 32: |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 242 | raster_ctrl |= LCDC_RASTER_CTRL_TFT_24BPP_UNPACK; |
Martin Pietryka | 7d04517 | 2016-04-27 21:39:15 +0200 | [diff] [blame] | 243 | /* fallthrough */ |
| 244 | case 24: |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 245 | raster_ctrl |= LCDC_RASTER_CTRL_TFT_24BPP_MODE; |
Martin Pietryka | 7d04517 | 2016-04-27 21:39:15 +0200 | [diff] [blame] | 246 | break; |
| 247 | default: |
Masahiro Yamada | 9b643e3 | 2017-09-16 14:10:41 +0900 | [diff] [blame] | 248 | pr_err("am335x-fb: invalid bpp value: %d\n", panel->bpp); |
Martin Pietryka | 7d04517 | 2016-04-27 21:39:15 +0200 | [diff] [blame] | 249 | return -1; |
| 250 | } |
| 251 | |
Hannes Schmelzer | 8a094f5 | 2018-01-09 19:01:34 +0100 | [diff] [blame] | 252 | /* check given clock-frequency */ |
| 253 | if (panel->pxl_clk > (LCDC_FMAX / 2)) { |
| 254 | pr_err("am335x-fb: requested pxl-clk: %d not supported!\n", |
| 255 | panel->pxl_clk); |
| 256 | return -1; |
| 257 | } |
| 258 | |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 259 | debug("setting up LCD-Controller for %dx%dx%d (hfp=%d,hbp=%d,hsw=%d / ", |
| 260 | panel->hactive, panel->vactive, panel->bpp, |
| 261 | panel->hfp, panel->hbp, panel->hsw); |
Hannes Schmelzer | 8a094f5 | 2018-01-09 19:01:34 +0100 | [diff] [blame] | 262 | debug("vfp=%d,vbp=%d,vsw=%d / clk=%d)\n", |
| 263 | panel->vfp, panel->vfp, panel->vsw, panel->pxl_clk); |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 264 | debug("using frambuffer at 0x%08x with size %d.\n", |
| 265 | (unsigned int)gd->fb_base, FBSIZE(panel)); |
| 266 | |
Dario Binacchi | a9df3c5 | 2020-02-22 14:05:44 +0100 | [diff] [blame] | 267 | rate = am335x_fb_set_pixel_clk_rate(lcdhw, panel->pxl_clk); |
| 268 | if (IS_ERR_VALUE(rate)) |
| 269 | return rate; |
Hannes Schmelzer | 8a094f5 | 2018-01-09 19:01:34 +0100 | [diff] [blame] | 270 | |
| 271 | /* clock source for LCDC from dispPLL M2 */ |
| 272 | writel(0x0, &cmdpll->clklcdcpixelclk); |
| 273 | |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 274 | /* palette default entry */ |
| 275 | memset((void *)gd->fb_base, 0, 0x20); |
| 276 | *(unsigned int *)gd->fb_base = 0x4000; |
Martin Pietryka | 3d47b2d | 2016-04-27 21:39:16 +0200 | [diff] [blame] | 277 | /* point fb behind palette */ |
| 278 | gd->fb_base += 0x20; |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 279 | |
Hannes Petermaier | 3b4e16e | 2015-02-03 13:22:23 +0100 | [diff] [blame] | 280 | /* turn ON display through powercontrol function if accessible */ |
Hannes Schmelzer | 0d8a7d6 | 2018-01-09 19:01:33 +0100 | [diff] [blame] | 281 | if (panel->panel_power_ctrl != NULL) |
Hannes Petermaier | 3b4e16e | 2015-02-03 13:22:23 +0100 | [diff] [blame] | 282 | panel->panel_power_ctrl(1); |
| 283 | |
| 284 | debug("am335x-fb: wait for stable power ...\n"); |
| 285 | mdelay(panel->pup_delay); |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 286 | lcdhw->clkc_enable = LCDC_CLKC_ENABLE_CORECLKEN | |
| 287 | LCDC_CLKC_ENABLE_LIDDCLKEN | LCDC_CLKC_ENABLE_DMACLKEN; |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 288 | lcdhw->raster_ctrl = 0; |
Dario Binacchi | a9df3c5 | 2020-02-22 14:05:44 +0100 | [diff] [blame] | 289 | |
| 290 | reg = lcdhw->ctrl & LCDC_CTRL_CLK_DIVISOR_MASK; |
| 291 | reg |= LCDC_CTRL_RASTER_MODE; |
| 292 | lcdhw->ctrl = reg; |
| 293 | |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 294 | lcdhw->lcddma_fb0_base = gd->fb_base; |
Martin Pietryka | 3d47b2d | 2016-04-27 21:39:16 +0200 | [diff] [blame] | 295 | lcdhw->lcddma_fb0_ceiling = gd->fb_base + FBSIZE(panel); |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 296 | lcdhw->lcddma_fb1_base = gd->fb_base; |
Martin Pietryka | 3d47b2d | 2016-04-27 21:39:16 +0200 | [diff] [blame] | 297 | lcdhw->lcddma_fb1_ceiling = gd->fb_base + FBSIZE(panel); |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 298 | lcdhw->lcddma_ctrl = LCDC_DMA_CTRL_BURST_SIZE(LCDC_DMA_CTRL_BURST_16); |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 299 | |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 300 | lcdhw->raster_timing0 = LCDC_RASTER_TIMING_0_HORLSB(panel->hactive) | |
| 301 | LCDC_RASTER_TIMING_0_HORMSB(panel->hactive) | |
| 302 | LCDC_RASTER_TIMING_0_HFPLSB(panel->hfp) | |
| 303 | LCDC_RASTER_TIMING_0_HBPLSB(panel->hbp) | |
| 304 | LCDC_RASTER_TIMING_0_HSWLSB(panel->hsw); |
| 305 | lcdhw->raster_timing1 = LCDC_RASTER_TIMING_1_VBP(panel->vbp) | |
| 306 | LCDC_RASTER_TIMING_1_VFP(panel->vfp) | |
| 307 | LCDC_RASTER_TIMING_1_VSW(panel->vsw) | |
| 308 | LCDC_RASTER_TIMING_1_VERLSB(panel->vactive); |
| 309 | lcdhw->raster_timing2 = LCDC_RASTER_TIMING_2_HSWMSB(panel->hsw) | |
| 310 | LCDC_RASTER_TIMING_2_VERMSB(panel->vactive) | |
| 311 | LCDC_RASTER_TIMING_2_INVMASK(panel->pol) | |
| 312 | LCDC_RASTER_TIMING_2_HBPMSB(panel->hbp) | |
| 313 | LCDC_RASTER_TIMING_2_HFPMSB(panel->hfp) | |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 314 | 0x0000FF00; /* clk cycles for ac-bias */ |
Martin Pietryka | 7d04517 | 2016-04-27 21:39:15 +0200 | [diff] [blame] | 315 | lcdhw->raster_ctrl = raster_ctrl | |
Dario Binacchi | 41f76a0 | 2020-02-22 14:05:41 +0100 | [diff] [blame] | 316 | LCDC_RASTER_CTRL_PALMODE_RAWDATA | |
| 317 | LCDC_RASTER_CTRL_TFT_MODE | |
| 318 | LCDC_RASTER_CTRL_ENABLE; |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 319 | |
Hannes Petermaier | 3b4e16e | 2015-02-03 13:22:23 +0100 | [diff] [blame] | 320 | debug("am335x-fb: waiting picture to be stable.\n."); |
| 321 | mdelay(panel->pon_delay); |
Hannes Petermaier | 3c5fabd | 2014-03-06 14:39:06 +0100 | [diff] [blame] | 322 | |
| 323 | return 0; |
| 324 | } |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 325 | |
| 326 | #else /* CONFIG_DM_VIDEO */ |
| 327 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 328 | #define FBSIZE(t, p) (((t).hactive.typ * (t).vactive.typ * (p).bpp) >> 3) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 329 | |
| 330 | enum { |
| 331 | LCD_MAX_WIDTH = 2048, |
| 332 | LCD_MAX_HEIGHT = 2048, |
| 333 | LCD_MAX_LOG2_BPP = VIDEO_BPP32, |
| 334 | }; |
| 335 | |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 336 | struct am335x_fb_priv { |
| 337 | struct am335x_lcdhw *regs; |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 338 | }; |
| 339 | |
| 340 | static int am335x_fb_remove(struct udevice *dev) |
| 341 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 342 | struct video_uc_plat *uc_plat = dev_get_uclass_plat(dev); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 343 | |
| 344 | uc_plat->base -= 0x20; |
| 345 | uc_plat->size += 0x20; |
| 346 | return 0; |
| 347 | } |
| 348 | |
| 349 | static int am335x_fb_probe(struct udevice *dev) |
| 350 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 351 | struct video_uc_plat *uc_plat = dev_get_uclass_plat(dev); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 352 | struct video_priv *uc_priv = dev_get_uclass_priv(dev); |
| 353 | struct am335x_fb_priv *priv = dev_get_priv(dev); |
| 354 | struct am335x_lcdhw *regs = priv->regs; |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 355 | struct udevice *panel; |
| 356 | struct tilcdc_panel_info info; |
| 357 | struct display_timing timing; |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 358 | struct cm_dpll *const cmdpll = (struct cm_dpll *)CM_DPLL; |
| 359 | u32 reg; |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 360 | int err; |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 361 | |
| 362 | /* Before relocation we don't need to do anything */ |
| 363 | if (!(gd->flags & GD_FLG_RELOC)) |
| 364 | return 0; |
| 365 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 366 | err = uclass_get_device(UCLASS_PANEL, 0, &panel); |
| 367 | if (err) { |
| 368 | dev_err(dev, "failed to get panel\n"); |
| 369 | return err; |
| 370 | } |
| 371 | |
| 372 | err = panel_get_display_timing(panel, &timing); |
| 373 | if (err) { |
| 374 | dev_err(dev, "failed to get display timing\n"); |
| 375 | return err; |
| 376 | } |
| 377 | |
| 378 | if (timing.pixelclock.typ > (LCDC_FMAX / 2)) { |
| 379 | dev_err(dev, "invalid display clock-frequency: %d Hz\n", |
| 380 | timing.pixelclock.typ); |
| 381 | return -EINVAL; |
| 382 | } |
| 383 | |
| 384 | if (timing.hactive.typ > LCD_MAX_WIDTH) |
| 385 | timing.hactive.typ = LCD_MAX_WIDTH; |
| 386 | |
| 387 | if (timing.vactive.typ > LCD_MAX_HEIGHT) |
| 388 | timing.vactive.typ = LCD_MAX_HEIGHT; |
| 389 | |
| 390 | err = tilcdc_panel_get_display_info(panel, &info); |
| 391 | if (err) { |
| 392 | dev_err(dev, "failed to get panel info\n"); |
| 393 | return err; |
| 394 | } |
| 395 | |
| 396 | switch (info.bpp) { |
| 397 | case 16: |
| 398 | case 24: |
| 399 | case 32: |
| 400 | break; |
| 401 | default: |
| 402 | dev_err(dev, "invalid seting, bpp: %d\n", info.bpp); |
| 403 | return -EINVAL; |
| 404 | } |
| 405 | |
| 406 | switch (info.dma_burst_sz) { |
| 407 | case 1: |
| 408 | case 2: |
| 409 | case 4: |
| 410 | case 8: |
| 411 | case 16: |
| 412 | break; |
| 413 | default: |
| 414 | dev_err(dev, "invalid setting, dma-burst-sz: %d\n", |
| 415 | info.dma_burst_sz); |
| 416 | return -EINVAL; |
| 417 | } |
| 418 | |
| 419 | am335x_fb_set_pixel_clk_rate(regs, timing.pixelclock.typ); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 420 | |
| 421 | /* clock source for LCDC from dispPLL M2 */ |
| 422 | writel(0, &cmdpll->clklcdcpixelclk); |
| 423 | |
| 424 | /* palette default entry */ |
| 425 | memset((void *)uc_plat->base, 0, 0x20); |
| 426 | *(unsigned int *)uc_plat->base = 0x4000; |
| 427 | /* point fb behind palette */ |
| 428 | uc_plat->base += 0x20; |
| 429 | uc_plat->size -= 0x20; |
| 430 | |
| 431 | writel(LCDC_CLKC_ENABLE_CORECLKEN | LCDC_CLKC_ENABLE_LIDDCLKEN | |
| 432 | LCDC_CLKC_ENABLE_DMACLKEN, ®s->clkc_enable); |
| 433 | writel(0, ®s->raster_ctrl); |
| 434 | |
| 435 | reg = readl(®s->ctrl) & LCDC_CTRL_CLK_DIVISOR_MASK; |
| 436 | reg |= LCDC_CTRL_RASTER_MODE; |
| 437 | writel(reg, ®s->ctrl); |
| 438 | |
| 439 | writel(uc_plat->base, ®s->lcddma_fb0_base); |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 440 | writel(uc_plat->base + FBSIZE(timing, info), |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 441 | ®s->lcddma_fb0_ceiling); |
| 442 | writel(uc_plat->base, ®s->lcddma_fb1_base); |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 443 | writel(uc_plat->base + FBSIZE(timing, info), |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 444 | ®s->lcddma_fb1_ceiling); |
| 445 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 446 | reg = LCDC_DMA_CTRL_FIFO_TH(info.fifo_th); |
| 447 | switch (info.dma_burst_sz) { |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 448 | case 1: |
| 449 | reg |= LCDC_DMA_CTRL_BURST_SIZE(LCDC_DMA_CTRL_BURST_1); |
| 450 | break; |
| 451 | case 2: |
| 452 | reg |= LCDC_DMA_CTRL_BURST_SIZE(LCDC_DMA_CTRL_BURST_2); |
| 453 | break; |
| 454 | case 4: |
| 455 | reg |= LCDC_DMA_CTRL_BURST_SIZE(LCDC_DMA_CTRL_BURST_4); |
| 456 | break; |
| 457 | case 8: |
| 458 | reg |= LCDC_DMA_CTRL_BURST_SIZE(LCDC_DMA_CTRL_BURST_8); |
| 459 | break; |
| 460 | case 16: |
| 461 | reg |= LCDC_DMA_CTRL_BURST_SIZE(LCDC_DMA_CTRL_BURST_16); |
| 462 | break; |
| 463 | } |
| 464 | |
| 465 | writel(reg, ®s->lcddma_ctrl); |
| 466 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 467 | writel(LCDC_RASTER_TIMING_0_HORLSB(timing.hactive.typ) | |
| 468 | LCDC_RASTER_TIMING_0_HORMSB(timing.hactive.typ) | |
| 469 | LCDC_RASTER_TIMING_0_HFPLSB(timing.hfront_porch.typ) | |
| 470 | LCDC_RASTER_TIMING_0_HBPLSB(timing.hback_porch.typ) | |
| 471 | LCDC_RASTER_TIMING_0_HSWLSB(timing.hsync_len.typ), |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 472 | ®s->raster_timing0); |
| 473 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 474 | writel(LCDC_RASTER_TIMING_1_VBP(timing.vback_porch.typ) | |
| 475 | LCDC_RASTER_TIMING_1_VFP(timing.vfront_porch.typ) | |
| 476 | LCDC_RASTER_TIMING_1_VSW(timing.vsync_len.typ) | |
| 477 | LCDC_RASTER_TIMING_1_VERLSB(timing.vactive.typ), |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 478 | ®s->raster_timing1); |
| 479 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 480 | reg = LCDC_RASTER_TIMING_2_ACB(info.ac_bias) | |
| 481 | LCDC_RASTER_TIMING_2_ACBI(info.ac_bias_intrpt) | |
| 482 | LCDC_RASTER_TIMING_2_HSWMSB(timing.hsync_len.typ) | |
| 483 | LCDC_RASTER_TIMING_2_VERMSB(timing.vactive.typ) | |
| 484 | LCDC_RASTER_TIMING_2_HBPMSB(timing.hback_porch.typ) | |
| 485 | LCDC_RASTER_TIMING_2_HFPMSB(timing.hfront_porch.typ); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 486 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 487 | if (timing.flags & DISPLAY_FLAGS_VSYNC_LOW) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 488 | reg |= LCDC_RASTER_TIMING_2_VSYNC_INVERT; |
| 489 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 490 | if (timing.flags & DISPLAY_FLAGS_HSYNC_LOW) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 491 | reg |= LCDC_RASTER_TIMING_2_HSYNC_INVERT; |
| 492 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 493 | if (info.invert_pxl_clk) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 494 | reg |= LCDC_RASTER_TIMING_2_PXCLK_INVERT; |
| 495 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 496 | if (info.sync_edge) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 497 | reg |= LCDC_RASTER_TIMING_2_HSVS_RISEFALL; |
| 498 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 499 | if (info.sync_ctrl) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 500 | reg |= LCDC_RASTER_TIMING_2_HSVS_CONTROL; |
| 501 | |
| 502 | writel(reg, ®s->raster_timing2); |
| 503 | |
| 504 | reg = LCDC_RASTER_CTRL_PALMODE_RAWDATA | LCDC_RASTER_CTRL_TFT_MODE | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 505 | LCDC_RASTER_CTRL_ENABLE | LCDC_RASTER_CTRL_REQDLY(info.fdd); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 506 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 507 | if (info.tft_alt_mode) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 508 | reg |= LCDC_RASTER_CTRL_TFT_ALT_ENABLE; |
| 509 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 510 | if (info.bpp == 24) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 511 | reg |= LCDC_RASTER_CTRL_TFT_24BPP_MODE; |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 512 | else if (info.bpp == 32) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 513 | reg |= LCDC_RASTER_CTRL_TFT_24BPP_MODE | |
| 514 | LCDC_RASTER_CTRL_TFT_24BPP_UNPACK; |
| 515 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 516 | if (info.raster_order) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 517 | reg |= LCDC_RASTER_CTRL_DATA_ORDER; |
| 518 | |
| 519 | writel(reg, ®s->raster_ctrl); |
| 520 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 521 | uc_priv->xsize = timing.hactive.typ; |
| 522 | uc_priv->ysize = timing.vactive.typ; |
| 523 | uc_priv->bpix = log_2_n_round_up(info.bpp); |
| 524 | |
| 525 | err = panel_enable_backlight(panel); |
| 526 | if (err) { |
| 527 | dev_err(dev, "failed to enable panel backlight\n"); |
| 528 | return err; |
| 529 | } |
| 530 | |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 531 | return 0; |
| 532 | } |
| 533 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 534 | static int am335x_fb_ofdata_to_platdata(struct udevice *dev) |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 535 | { |
| 536 | struct am335x_fb_priv *priv = dev_get_priv(dev); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 537 | |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 538 | priv->regs = (struct am335x_lcdhw *)dev_read_addr(dev); |
| 539 | if ((fdt_addr_t)priv->regs == FDT_ADDR_T_NONE) { |
| 540 | dev_err(dev, "failed to get base address\n"); |
| 541 | return -EINVAL; |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 542 | } |
| 543 | |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 544 | dev_dbg(dev, "LCD: base address=0x%x\n", (unsigned int)priv->regs); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 545 | return 0; |
| 546 | } |
| 547 | |
| 548 | static int am335x_fb_bind(struct udevice *dev) |
| 549 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 550 | struct video_uc_plat *uc_plat = dev_get_uclass_plat(dev); |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 551 | |
| 552 | uc_plat->size = ((LCD_MAX_WIDTH * LCD_MAX_HEIGHT * |
| 553 | (1 << LCD_MAX_LOG2_BPP)) >> 3) + 0x20; |
| 554 | |
| 555 | dev_dbg(dev, "frame buffer size 0x%x\n", uc_plat->size); |
| 556 | return 0; |
| 557 | } |
| 558 | |
| 559 | static const struct udevice_id am335x_fb_ids[] = { |
Dario Binacchi | ff94c15 | 2020-12-30 00:16:27 +0100 | [diff] [blame^] | 560 | { .compatible = "ti,am33xx-tilcdc" }, |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 561 | { } |
| 562 | }; |
| 563 | |
| 564 | U_BOOT_DRIVER(am335x_fb) = { |
| 565 | .name = "am335x_fb", |
| 566 | .id = UCLASS_VIDEO, |
| 567 | .of_match = am335x_fb_ids, |
| 568 | .bind = am335x_fb_bind, |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 569 | .of_to_plat = am335x_fb_of_to_plat, |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 570 | .probe = am335x_fb_probe, |
| 571 | .remove = am335x_fb_remove, |
Simon Glass | 41575d8 | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 572 | .priv_auto = sizeof(struct am335x_fb_priv), |
Dario Binacchi | 96b109b | 2020-02-22 14:05:45 +0100 | [diff] [blame] | 573 | }; |
| 574 | |
| 575 | #endif /* CONFIG_DM_VIDEO */ |