| // SPDX-License-Identifier: GPL-2.0+ |
| /* |
| * (C) Copyright 2016 - 2018 Xilinx, Inc. |
| * Michal Simek <michal.simek@xilinx.com> |
| */ |
| |
| #include <common.h> |
| #include <asm/armv8/mmu.h> |
| #include <asm/io.h> |
| |
| static struct mm_region versal_mem_map[] = { |
| { |
| .virt = 0x0UL, |
| .phys = 0x0UL, |
| .size = 0x80000000UL, |
| .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) | |
| PTE_BLOCK_INNER_SHARE |
| }, { |
| .virt = 0x80000000UL, |
| .phys = 0x80000000UL, |
| .size = 0x70000000UL, |
| .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| PTE_BLOCK_NON_SHARE | |
| PTE_BLOCK_PXN | PTE_BLOCK_UXN |
| }, { |
| .virt = 0xf0000000UL, |
| .phys = 0xf0000000UL, |
| .size = 0x0fe00000UL, |
| .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| PTE_BLOCK_NON_SHARE | |
| PTE_BLOCK_PXN | PTE_BLOCK_UXN |
| }, { |
| .virt = 0xffe00000UL, |
| .phys = 0xffe00000UL, |
| .size = 0x00200000UL, |
| .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) | |
| PTE_BLOCK_INNER_SHARE |
| }, { |
| .virt = 0x400000000UL, |
| .phys = 0x400000000UL, |
| .size = 0x200000000UL, |
| .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| PTE_BLOCK_NON_SHARE | |
| PTE_BLOCK_PXN | PTE_BLOCK_UXN |
| }, { |
| .virt = 0x600000000UL, |
| .phys = 0x600000000UL, |
| .size = 0x800000000UL, |
| .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) | |
| PTE_BLOCK_INNER_SHARE |
| }, { |
| .virt = 0xe00000000UL, |
| .phys = 0xe00000000UL, |
| .size = 0xf200000000UL, |
| .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| PTE_BLOCK_NON_SHARE | |
| PTE_BLOCK_PXN | PTE_BLOCK_UXN |
| }, { |
| /* List terminator */ |
| 0, |
| } |
| }; |
| |
| struct mm_region *mem_map = versal_mem_map; |
| |
| u64 get_page_table_size(void) |
| { |
| return 0x14000; |
| } |
| |
| #if defined(CONFIG_OF_BOARD) |
| void *board_fdt_blob_setup(void) |
| { |
| static void *fw_dtb = (void *)CONFIG_VERSAL_OF_BOARD_DTB_ADDR; |
| |
| if (fdt_magic(fw_dtb) != FDT_MAGIC) { |
| printf("DTB is not passed via %llx\n", (u64)fw_dtb); |
| return NULL; |
| } |
| |
| return fw_dtb; |
| } |
| #endif |