| // SPDX-License-Identifier: GPL-2.0+ |
| /* |
| * Copyright (C) 2018 Philippe Reynes <philippe.reynes@softathome.com> |
| */ |
| |
| #include "skeleton64.dtsi" |
| |
| / { |
| compatible = "brcm,bcm6858"; |
| #address-cells = <2>; |
| #size-cells = <2>; |
| |
| cpus { |
| #address-cells = <2>; |
| #size-cells = <0>; |
| u-boot,dm-pre-reloc; |
| |
| cpu0: cpu@0 { |
| compatible = "arm,cortex-a53", "arm,armv8"; |
| device_type = "cpu"; |
| reg = <0x0 0x0>; |
| next-level-cache = <&l2>; |
| u-boot,dm-pre-reloc; |
| }; |
| |
| cpu1: cpu@1 { |
| compatible = "arm,cortex-a53", "arm,armv8"; |
| device_type = "cpu"; |
| reg = <0x0 0x1>; |
| next-level-cache = <&l2>; |
| u-boot,dm-pre-reloc; |
| }; |
| |
| cpu2: cpu@2 { |
| compatible = "arm,cortex-a53", "arm,armv8"; |
| device_type = "cpu"; |
| reg = <0x0 0x2>; |
| next-level-cache = <&l2>; |
| u-boot,dm-pre-reloc; |
| }; |
| |
| cpu3: cpu@3 { |
| compatible = "arm,cortex-a53", "arm,armv8"; |
| device_type = "cpu"; |
| reg = <0x0 0x3>; |
| next-level-cache = <&l2>; |
| u-boot,dm-pre-reloc; |
| }; |
| |
| l2: l2-cache0 { |
| compatible = "cache"; |
| u-boot,dm-pre-reloc; |
| }; |
| }; |
| |
| clocks { |
| compatible = "simple-bus"; |
| #address-cells = <2>; |
| #size-cells = <2>; |
| ranges; |
| u-boot,dm-pre-reloc; |
| |
| periph_osc: periph-osc { |
| compatible = "fixed-clock"; |
| #clock-cells = <0>; |
| clock-frequency = <200000000>; |
| u-boot,dm-pre-reloc; |
| }; |
| }; |
| |
| ubus { |
| compatible = "simple-bus"; |
| #address-cells = <2>; |
| #size-cells = <2>; |
| u-boot,dm-pre-reloc; |
| |
| uart0: serial@ff800640 { |
| compatible = "brcm,bcm6345-uart"; |
| reg = <0x0 0xff800640 0x0 0x18>; |
| clocks = <&periph_osc>; |
| |
| status = "disabled"; |
| }; |
| |
| wdt1: watchdog@ff802780 { |
| compatible = "brcm,bcm6345-wdt"; |
| reg = <0x0 0xff802780 0x0 0x14>; |
| clocks = <&periph_osc>; |
| }; |
| |
| wdt2: watchdog@ff8027c0 { |
| compatible = "brcm,bcm6345-wdt"; |
| reg = <0x0 0xff8027c0 0x0 0x14>; |
| clocks = <&periph_osc>; |
| }; |
| |
| wdt-reboot { |
| compatible = "wdt-reboot"; |
| wdt = <&wdt1>; |
| }; |
| |
| gpio0: gpio-controller@0xff800500 { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff800500 0x0 0x4>, |
| <0x0 0xff800520 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| |
| gpio1: gpio-controller@0xff800504 { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff800504 0x0 0x4>, |
| <0x0 0xff800524 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| |
| gpio2: gpio-controller@0xff800508 { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff800508 0x0 0x4>, |
| <0x0 0xff800528 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| |
| gpio3: gpio-controller@0xff80050c { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff80050c 0x0 0x4>, |
| <0x0 0xff80052c 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| |
| gpio4: gpio-controller@0xff800510 { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff800510 0x0 0x4>, |
| <0x0 0xff800530 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| |
| gpio5: gpio-controller@0xff800514 { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff800514 0x0 0x4>, |
| <0x0 0xff800534 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| |
| gpio6: gpio-controller@0xff800518 { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff800518 0x0 0x4>, |
| <0x0 0xff800538 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| |
| gpio7: gpio-controller@0xff80051c { |
| compatible = "brcm,bcm6345-gpio"; |
| reg = <0x0 0xff80051c 0x0 0x4>, |
| <0x0 0xff80053c 0x0 0x4>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| |
| status = "disabled"; |
| }; |
| }; |
| }; |