| // SPDX-License-Identifier: (GPL-2.0 OR MIT) |
| /* |
| * Copyright (C) 2023 Jisheng Zhang <jszhang@kernel.org> |
| * Copyright (C) 2023 Inochi Amaoto <inochiama@outlook.com> |
| */ |
| |
| #include <dt-bindings/interrupt-controller/irq.h> |
| |
| / { |
| #address-cells = <1>; |
| #size-cells = <1>; |
| |
| cpus: cpus { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| timebase-frequency = <25000000>; |
| |
| cpu0: cpu@0 { |
| compatible = "thead,c906", "riscv"; |
| device_type = "cpu"; |
| reg = <0>; |
| d-cache-block-size = <64>; |
| d-cache-sets = <512>; |
| d-cache-size = <65536>; |
| i-cache-block-size = <64>; |
| i-cache-sets = <128>; |
| i-cache-size = <32768>; |
| mmu-type = "riscv,sv39"; |
| riscv,isa = "rv64imafdc"; |
| riscv,isa-base = "rv64i"; |
| riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr", |
| "zifencei", "zihpm"; |
| |
| cpu0_intc: interrupt-controller { |
| compatible = "riscv,cpu-intc"; |
| interrupt-controller; |
| #interrupt-cells = <1>; |
| }; |
| }; |
| }; |
| |
| osc: oscillator { |
| compatible = "fixed-clock"; |
| clock-output-names = "osc_25m"; |
| #clock-cells = <0>; |
| }; |
| |
| sdhci_clk: sdhci-clock { |
| compatible = "fixed-clock"; |
| clock-frequency = <375000000>; |
| clock-output-names = "sdhci_clk"; |
| #clock-cells = <0>; |
| }; |
| |
| eth_csrclk: eth-csrclk { |
| compatible = "fixed-clock"; |
| clock-frequency = <250000000>; |
| clock-output-names = "eth_csrclk"; |
| #clock-cells = <0x0>; |
| }; |
| |
| eth_ptpclk: eth-ptpclk { |
| compatible = "fixed-clock"; |
| clock-frequency = <50000000>; |
| clock-output-names = "eth_ptpclk"; |
| #clock-cells = <0x0>; |
| }; |
| |
| spif_clk: spi-flash-clock { |
| compatible = "fixed-clock"; |
| clock-frequency = <300000000>; |
| clock-output-names = "spif_clk"; |
| #clock-cells = <0>; |
| }; |
| |
| soc { |
| compatible = "simple-bus"; |
| interrupt-parent = <&plic>; |
| #address-cells = <1>; |
| #size-cells = <1>; |
| dma-noncoherent; |
| ranges; |
| |
| clk: clock-controller@3002000 { |
| reg = <0x03002000 0x1000>; |
| clocks = <&osc>; |
| #clock-cells = <1>; |
| }; |
| |
| gpio0: gpio@3020000 { |
| compatible = "snps,dw-apb-gpio"; |
| reg = <0x3020000 0x1000>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| |
| porta: gpio-controller@0 { |
| compatible = "snps,dw-apb-gpio-port"; |
| gpio-controller; |
| #gpio-cells = <2>; |
| ngpios = <32>; |
| reg = <0>; |
| interrupt-controller; |
| #interrupt-cells = <2>; |
| interrupts = <60 IRQ_TYPE_LEVEL_HIGH>; |
| }; |
| }; |
| |
| gpio1: gpio@3021000 { |
| compatible = "snps,dw-apb-gpio"; |
| reg = <0x3021000 0x1000>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| |
| portb: gpio-controller@0 { |
| compatible = "snps,dw-apb-gpio-port"; |
| gpio-controller; |
| #gpio-cells = <2>; |
| ngpios = <32>; |
| reg = <0>; |
| interrupt-controller; |
| #interrupt-cells = <2>; |
| interrupts = <61 IRQ_TYPE_LEVEL_HIGH>; |
| }; |
| }; |
| |
| gpio2: gpio@3022000 { |
| compatible = "snps,dw-apb-gpio"; |
| reg = <0x3022000 0x1000>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| |
| portc: gpio-controller@0 { |
| compatible = "snps,dw-apb-gpio-port"; |
| gpio-controller; |
| #gpio-cells = <2>; |
| ngpios = <32>; |
| reg = <0>; |
| interrupt-controller; |
| #interrupt-cells = <2>; |
| interrupts = <62 IRQ_TYPE_LEVEL_HIGH>; |
| }; |
| }; |
| |
| gpio3: gpio@3023000 { |
| compatible = "snps,dw-apb-gpio"; |
| reg = <0x3023000 0x1000>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| |
| portd: gpio-controller@0 { |
| compatible = "snps,dw-apb-gpio-port"; |
| gpio-controller; |
| #gpio-cells = <2>; |
| ngpios = <32>; |
| reg = <0>; |
| interrupt-controller; |
| #interrupt-cells = <2>; |
| interrupts = <63 IRQ_TYPE_LEVEL_HIGH>; |
| }; |
| }; |
| |
| ethernet0: ethernet@4070000 { |
| compatible = "sophgo,cv1800b-dwmac"; |
| reg = <0x04070000 0x10000>; |
| interrupts = <31 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <ð_csrclk>, <ð_ptpclk>; |
| clock-names = "stmmaceth", "ptp_ref"; |
| status = "disabled"; |
| }; |
| |
| uart0: serial@4140000 { |
| compatible = "snps,dw-apb-uart"; |
| reg = <0x04140000 0x100>; |
| interrupts = <44 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&osc>; |
| reg-shift = <2>; |
| reg-io-width = <4>; |
| status = "disabled"; |
| }; |
| |
| uart1: serial@4150000 { |
| compatible = "snps,dw-apb-uart"; |
| reg = <0x04150000 0x100>; |
| interrupts = <45 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&osc>; |
| reg-shift = <2>; |
| reg-io-width = <4>; |
| status = "disabled"; |
| }; |
| |
| uart2: serial@4160000 { |
| compatible = "snps,dw-apb-uart"; |
| reg = <0x04160000 0x100>; |
| interrupts = <46 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&osc>; |
| reg-shift = <2>; |
| reg-io-width = <4>; |
| status = "disabled"; |
| }; |
| |
| uart3: serial@4170000 { |
| compatible = "snps,dw-apb-uart"; |
| reg = <0x04170000 0x100>; |
| interrupts = <47 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&osc>; |
| reg-shift = <2>; |
| reg-io-width = <4>; |
| status = "disabled"; |
| }; |
| |
| uart4: serial@41c0000 { |
| compatible = "snps,dw-apb-uart"; |
| reg = <0x041c0000 0x100>; |
| interrupts = <48 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&osc>; |
| reg-shift = <2>; |
| reg-io-width = <4>; |
| status = "disabled"; |
| }; |
| |
| sdhci0: mmc@4310000 { |
| compatible = "sophgo,cv1800b-dwcmshc"; |
| reg = <0x4310000 0x1000>; |
| interrupts = <36 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&sdhci_clk>; |
| clock-names = "core"; |
| status = "disabled"; |
| }; |
| |
| spif: spi-nor@10000000 { |
| compatible = "sophgo,cv1800b-spif"; |
| reg = <0x10000000 0x10000000>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| clocks = <&spif_clk>; |
| interrupts = <95 IRQ_TYPE_LEVEL_HIGH>; |
| status = "disabled"; |
| }; |
| |
| plic: interrupt-controller@70000000 { |
| reg = <0x70000000 0x4000000>; |
| interrupts-extended = <&cpu0_intc 11>, <&cpu0_intc 9>; |
| interrupt-controller; |
| #address-cells = <0>; |
| #interrupt-cells = <2>; |
| riscv,ndev = <101>; |
| }; |
| |
| clint: timer@74000000 { |
| reg = <0x74000000 0x10000>; |
| interrupts-extended = <&cpu0_intc 3>, <&cpu0_intc 7>; |
| }; |
| }; |
| }; |