| // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause |
| /* |
| * Copyright : STMicroelectronics 2018 |
| */ |
| |
| #include <dt-bindings/clock/stm32mp1-clksrc.h> |
| #include "stm32mp157-u-boot.dtsi" |
| #include "stm32mp15-ddr3-2x4Gb-1066-binG.dtsi" |
| |
| / { |
| aliases { |
| mmc0 = &sdmmc1; |
| mmc1 = &sdmmc2; |
| i2c3 = &i2c4; |
| }; |
| }; |
| |
| &uart4_pins_a { |
| u-boot,dm-pre-reloc; |
| pins1 { |
| u-boot,dm-pre-reloc; |
| }; |
| pins2 { |
| u-boot,dm-pre-reloc; |
| }; |
| }; |
| |
| &i2c4_pins_a { |
| u-boot,dm-pre-reloc; |
| pins { |
| u-boot,dm-pre-reloc; |
| }; |
| }; |
| |
| &uart4 { |
| u-boot,dm-pre-reloc; |
| }; |
| |
| &i2c4 { |
| u-boot,dm-pre-reloc; |
| }; |
| |
| &pmic { |
| u-boot,dm-pre-reloc; |
| }; |
| |
| /* CLOCK init */ |
| &rcc { |
| st,clksrc = < |
| CLK_MPU_PLL1P |
| CLK_AXI_PLL2P |
| CLK_MCU_PLL3P |
| CLK_PLL12_HSE |
| CLK_PLL3_HSE |
| CLK_PLL4_HSE |
| CLK_RTC_LSE |
| CLK_MCO1_DISABLED |
| CLK_MCO2_DISABLED |
| >; |
| |
| st,clkdiv = < |
| 1 /*MPU*/ |
| 0 /*AXI*/ |
| 0 /*MCU*/ |
| 1 /*APB1*/ |
| 1 /*APB2*/ |
| 1 /*APB3*/ |
| 1 /*APB4*/ |
| 2 /*APB5*/ |
| 23 /*RTC*/ |
| 0 /*MCO1*/ |
| 0 /*MCO2*/ |
| >; |
| |
| st,pkcs = < |
| CLK_CKPER_HSE |
| CLK_FMC_ACLK |
| CLK_QSPI_ACLK |
| CLK_ETH_DISABLED |
| CLK_SDMMC12_PLL3R |
| CLK_DSI_DSIPLL |
| CLK_STGEN_HSE |
| CLK_USBPHY_HSE |
| CLK_SPI2S1_PLL3Q |
| CLK_SPI2S23_PLL3Q |
| CLK_SPI45_HSI |
| CLK_SPI6_HSI |
| CLK_I2C46_HSI |
| CLK_SDMMC3_PLL3R |
| CLK_USBO_USBPHY |
| CLK_ADC_CKPER |
| CLK_CEC_LSE |
| CLK_I2C12_HSI |
| CLK_I2C35_HSI |
| CLK_UART1_HSI |
| CLK_UART24_HSI |
| CLK_UART35_HSI |
| CLK_UART6_HSI |
| CLK_UART78_HSI |
| CLK_SPDIF_PLL3Q |
| CLK_FDCAN_PLL4Q |
| CLK_SAI1_PLL3Q |
| CLK_SAI2_PLL3Q |
| CLK_SAI3_PLL3Q |
| CLK_SAI4_PLL3Q |
| CLK_RNG1_CSI |
| CLK_RNG2_CSI |
| CLK_LPTIM1_PCLK1 |
| CLK_LPTIM23_PCLK3 |
| CLK_LPTIM45_PCLK3 |
| >; |
| |
| /* VCO = 1300.0 MHz => P = 650 (CPU) */ |
| pll1: st,pll@0 { |
| cfg = < 2 80 0 0 0 PQR(1,0,0) >; |
| frac = < 0x800 >; |
| u-boot,dm-pre-reloc; |
| }; |
| |
| /* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */ |
| pll2: st,pll@1 { |
| cfg = < 2 65 1 0 0 PQR(1,1,1) >; |
| frac = < 0x1400 >; |
| u-boot,dm-pre-reloc; |
| }; |
| |
| /* VCO = 786.4 MHz => P = 197, Q = 49, R = 98 */ |
| pll3: st,pll@2 { |
| cfg = < 2 97 3 15 7 PQR(1,1,1) >; |
| frac = < 0x9ba >; |
| u-boot,dm-pre-reloc; |
| }; |
| |
| /* VCO = 508.0 MHz => P = 56, Q = 56, R = 56 */ |
| pll4: st,pll@3 { |
| cfg = < 5 126 8 8 8 PQR(1,1,1) >; |
| u-boot,dm-pre-reloc; |
| }; |
| }; |
| |
| /* SPL part **************************************/ |
| /* MMC1 boot */ |
| &sdmmc1_b4_pins_a { |
| u-boot,dm-spl; |
| pins { |
| u-boot,dm-spl; |
| }; |
| }; |
| |
| &sdmmc1_dir_pins_a { |
| u-boot,dm-spl; |
| pins { |
| u-boot,dm-spl; |
| }; |
| }; |
| |
| &sdmmc1 { |
| u-boot,dm-spl; |
| }; |
| |
| /* MMC2 boot */ |
| &sdmmc2_b4_pins_a { |
| u-boot,dm-spl; |
| pins { |
| u-boot,dm-spl; |
| }; |
| }; |
| |
| &sdmmc2_d47_pins_a { |
| u-boot,dm-spl; |
| pins { |
| u-boot,dm-spl; |
| }; |
| }; |
| |
| &sdmmc2 { |
| u-boot,dm-spl; |
| }; |