| /* |
| * Copyright (C) 2016 Marvell Technology Group Ltd. |
| * |
| * This file is dual-licensed: you can use it either under the terms |
| * of the GPLv2 or the X11 license, at your option. Note that this dual |
| * licensing only applies to this file, and not this project as a |
| * whole. |
| * |
| * a) This library is free software; you can redistribute it and/or |
| * modify it under the terms of the GNU General Public License as |
| * published by the Free Software Foundation; either version 2 of the |
| * License, or (at your option) any later version. |
| * |
| * This library is distributed in the hope that it will be useful, |
| * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| * GNU General Public License for more details. |
| * |
| * Or, alternatively, |
| * |
| * b) Permission is hereby granted, free of charge, to any person |
| * obtaining a copy of this software and associated documentation |
| * files (the "Software"), to deal in the Software without |
| * restriction, including without limitation the rights to use, |
| * copy, modify, merge, publish, distribute, sublicense, and/or |
| * sell copies of the Software, and to permit persons to whom the |
| * Software is furnished to do so, subject to the following |
| * conditions: |
| * |
| * The above copyright notice and this permission notice shall be |
| * included in all copies or substantial portions of the Software. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES |
| * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT |
| * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, |
| * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| * OTHER DEALINGS IN THE SOFTWARE. |
| */ |
| |
| /* |
| * Device Tree file for Marvell Armada CP110 Slave. |
| */ |
| |
| #include <dt-bindings/comphy/comphy_data.h> |
| |
| / { |
| cp110-slave { |
| #address-cells = <2>; |
| #size-cells = <2>; |
| compatible = "simple-bus"; |
| interrupt-parent = <&gic>; |
| ranges; |
| |
| config-space { |
| #address-cells = <1>; |
| #size-cells = <1>; |
| compatible = "simple-bus"; |
| interrupt-parent = <&gic>; |
| ranges = <0x0 0x0 0xf4000000 0x2000000>; |
| |
| cps_ethernet: ethernet@0 { |
| compatible = "marvell,armada-7k-pp22"; |
| reg = <0x0 0x100000>, <0x129000 0xb000>; |
| clocks = <&cps_syscon0 1 3>, <&cps_syscon0 1 9>, <&cps_syscon0 1 5>; |
| clock-names = "pp_clk", "gop_clk", "mg_clk"; |
| status = "disabled"; |
| dma-coherent; |
| |
| cps_eth0: eth0 { |
| interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>; |
| port-id = <0>; |
| gop-port-id = <0>; |
| status = "disabled"; |
| }; |
| |
| cps_eth1: eth1 { |
| interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>; |
| port-id = <1>; |
| gop-port-id = <2>; |
| status = "disabled"; |
| }; |
| |
| cps_eth2: eth2 { |
| interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>; |
| port-id = <2>; |
| gop-port-id = <3>; |
| status = "disabled"; |
| }; |
| }; |
| |
| cps_mdio: mdio@12a200 { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| compatible = "marvell,orion-mdio"; |
| reg = <0x12a200 0x10>; |
| device-name = "cps-mdio"; |
| }; |
| |
| cps_xmdio: mdio@12a600 { |
| #address-cells = <1>; |
| #size-cells = <0>; |
| compatible = "marvell,xmdio"; |
| reg = <0x12a600 0x16>; |
| status = "disabled"; |
| device-name = "cps-xmdio"; |
| }; |
| |
| cps_syscon0: system-controller@440000 { |
| compatible = "marvell,cp110-system-controller0", |
| "syscon"; |
| reg = <0x440000 0x1000>; |
| #clock-cells = <2>; |
| core-clock-output-names = |
| "cps-apll", "cps-ppv2-core", "cps-eip", |
| "cps-core", "cps-nand-core"; |
| gate-clock-output-names = |
| "cps-audio", "cps-communit", "cps-nand", |
| "cps-ppv2", "cps-sdio", "cps-mg-domain", |
| "cps-mg-core", "cps-xor1", "cps-xor0", |
| "cps-gop-dp", "none", "cps-pcie_x10", |
| "cps-pcie_x11", "cps-pcie_x4", "cps-pcie-xor", |
| "cps-sata", "cps-sata-usb", "cps-main", |
| "cps-sd-mmc", "none", "none", |
| "cps-slow-io", "cps-usb3h0", "cps-usb3h1", |
| "cps-usb3dev", "cps-eip150", "cps-eip197"; |
| }; |
| |
| cps_pinctl: cps-pinctl@440000 { |
| compatible = "marvell,mvebu-pinctrl", |
| "marvell,armada-8k-cps-pinctrl"; |
| bank-name ="cp1-110"; |
| reg = <0x440000 0x20>; |
| pin-count = <63>; |
| max-func = <0xf>; |
| |
| cps_ge1_rgmii_pins: cps-ge-rgmii-pins-0 { |
| marvell,pins = < 0 1 2 3 4 5 6 7 |
| 8 9 10 11 >; |
| marvell,function = <3>; |
| }; |
| cps_spi1_pins: cps-spi-pins-1 { |
| marvell,pins = < 13 14 15 16 >; |
| marvell,function = <3>; |
| }; |
| }; |
| |
| cps_gpio0: gpio@440100 { |
| compatible = "marvell,orion-gpio"; |
| reg = <0x440100 0x40>; |
| ngpios = <32>; |
| gpiobase = <20>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| }; |
| |
| cps_gpio1: gpio@440140 { |
| compatible = "marvell,orion-gpio"; |
| reg = <0x440140 0x40>; |
| ngpios = <31>; |
| gpiobase = <52>; |
| gpio-controller; |
| #gpio-cells = <2>; |
| }; |
| |
| cps_sata0: sata@540000 { |
| compatible = "marvell,armada-8k-ahci"; |
| reg = <0x540000 0x30000>; |
| interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&cps_syscon0 1 15>; |
| status = "disabled"; |
| }; |
| |
| cps_usb3_0: usb3@500000 { |
| compatible = "marvell,armada-8k-xhci", |
| "generic-xhci"; |
| reg = <0x500000 0x4000>; |
| dma-coherent; |
| interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&cps_syscon0 1 22>; |
| status = "disabled"; |
| }; |
| |
| cps_usb3_1: usb3@510000 { |
| compatible = "marvell,armada-8k-xhci", |
| "generic-xhci"; |
| reg = <0x510000 0x4000>; |
| dma-coherent; |
| interrupts = <GIC_SPI 285 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&cps_syscon0 1 23>; |
| status = "disabled"; |
| }; |
| |
| cps_xor0: xor@6a0000 { |
| compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; |
| reg = <0x6a0000 0x1000>, |
| <0x6b0000 0x1000>; |
| dma-coherent; |
| msi-parent = <&gic_v2m0>; |
| clocks = <&cps_syscon0 1 8>; |
| }; |
| |
| cps_xor1: xor@6c0000 { |
| compatible = "marvell,armada-7k-xor", "marvell,xor-v2"; |
| reg = <0x6c0000 0x1000>, |
| <0x6d0000 0x1000>; |
| dma-coherent; |
| msi-parent = <&gic_v2m0>; |
| clocks = <&cps_syscon0 1 7>; |
| }; |
| |
| cps_spi0: spi@700600 { |
| compatible = "marvell,armada-380-spi"; |
| reg = <0x700600 0x50>; |
| #address-cells = <0x1>; |
| #size-cells = <0x0>; |
| cell-index = <1>; |
| clocks = <&cps_syscon0 0 3>; |
| status = "disabled"; |
| }; |
| |
| cps_spi1: spi@700680 { |
| compatible = "marvell,armada-380-spi"; |
| reg = <0x700680 0x50>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| cell-index = <2>; |
| clocks = <&cps_syscon0 1 21>; |
| status = "disabled"; |
| }; |
| |
| cps_i2c0: i2c@701000 { |
| compatible = "marvell,mv78230-i2c"; |
| reg = <0x701000 0x20>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| interrupts = <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&cps_syscon0 1 21>; |
| status = "disabled"; |
| }; |
| |
| cps_i2c1: i2c@701100 { |
| compatible = "marvell,mv78230-i2c"; |
| reg = <0x701100 0x20>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| interrupts = <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>; |
| clocks = <&cps_syscon0 1 21>; |
| status = "disabled"; |
| }; |
| |
| cps_comphy: comphy@441000 { |
| compatible = "marvell,mvebu-comphy", "marvell,comphy-cp110"; |
| reg = <0x441000 0x8>, |
| <0x120000 0x8>; |
| mux-bitcount = <4>; |
| max-lanes = <6>; |
| }; |
| |
| cps_utmi0: utmi@580000 { |
| compatible = "marvell,mvebu-utmi-2.6.0"; |
| reg = <0x580000 0x1000>, /* utmi-unit */ |
| <0x440420 0x4>, /* usb-cfg */ |
| <0x440440 0x4>; /* utmi-cfg */ |
| utmi-port = <UTMI_PHY_TO_USB3_HOST0>; |
| status = "disabled"; |
| }; |
| |
| cps_nand: nand@720000 { |
| compatible = "marvell,armada-8k-nand-controller", |
| "marvell,armada370-nand-controller"; |
| reg = <0x720000 0x54>; |
| #address-cells = <1>; |
| #size-cells = <0>; |
| interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>; |
| clock-names = "core", "reg"; |
| clocks = <&cps_syscon0 1 2>, |
| <&cps_syscon0 1 17>; |
| marvell,system-controller = <&cps_syscon0>; |
| nand-enable-arbiter; |
| num-cs = <1>; |
| status = "disabled"; |
| }; |
| }; |
| |
| cps_pcie0: pcie@f4600000 { |
| compatible = "marvell,armada8k-pcie", "snps,dw-pcie"; |
| reg = <0 0xf4600000 0 0x10000>, |
| <0 0xfaf00000 0 0x80000>; |
| reg-names = "ctrl", "config"; |
| #address-cells = <3>; |
| #size-cells = <2>; |
| #interrupt-cells = <1>; |
| device_type = "pci"; |
| dma-coherent; |
| msi-parent = <&gic_v2m0>; |
| |
| bus-range = <0 0xff>; |
| ranges = |
| /* downstream I/O */ |
| <0x81000000 0 0xfd000000 0 0xfd000000 0 0x10000 |
| /* non-prefetchable memory */ |
| 0x82000000 0 0xfa000000 0 0xfa000000 0 0xf00000>; |
| interrupt-map-mask = <0 0 0 0>; |
| interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>; |
| interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>; |
| num-lanes = <1>; |
| clocks = <&cps_syscon0 1 13>; |
| status = "disabled"; |
| }; |
| |
| cps_pcie1: pcie@f4620000 { |
| compatible = "marvell,armada8k-pcie", "snps,dw-pcie"; |
| reg = <0 0xf4620000 0 0x10000>, |
| <0 0xfbf00000 0 0x80000>; |
| reg-names = "ctrl", "config"; |
| #address-cells = <3>; |
| #size-cells = <2>; |
| #interrupt-cells = <1>; |
| device_type = "pci"; |
| dma-coherent; |
| msi-parent = <&gic_v2m0>; |
| |
| bus-range = <0 0xff>; |
| ranges = |
| /* downstream I/O */ |
| <0x81000000 0 0xfd010000 0 0xfd010000 0 0x10000 |
| /* non-prefetchable memory */ |
| 0x82000000 0 0xfb000000 0 0xfb000000 0 0xf00000>; |
| interrupt-map-mask = <0 0 0 0>; |
| interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>; |
| interrupts = <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>; |
| |
| num-lanes = <1>; |
| clocks = <&cps_syscon0 1 11>; |
| status = "disabled"; |
| }; |
| |
| cps_pcie2: pcie@f4640000 { |
| compatible = "marvell,armada8k-pcie", "snps,dw-pcie"; |
| reg = <0 0xf4640000 0 0x10000>, |
| <0 0xfcf00000 0 0x80000>; |
| reg-names = "ctrl", "config"; |
| #address-cells = <3>; |
| #size-cells = <2>; |
| #interrupt-cells = <1>; |
| device_type = "pci"; |
| dma-coherent; |
| msi-parent = <&gic_v2m0>; |
| |
| bus-range = <0 0xff>; |
| ranges = |
| /* downstream I/O */ |
| <0x81000000 0 0xfd020000 0 0xfd020000 0 0x10000 |
| /* non-prefetchable memory */ |
| 0x82000000 0 0xfc000000 0 0xfc000000 0 0xf00000>; |
| interrupt-map-mask = <0 0 0 0>; |
| interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>; |
| interrupts = <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>; |
| |
| num-lanes = <1>; |
| clocks = <&cps_syscon0 1 12>; |
| status = "disabled"; |
| }; |
| }; |
| }; |