| // SPDX-License-Identifier: GPL-2.0-only |
| /* |
| * Device Tree Source for AM33xx clock data |
| * |
| * Copyright (C) 2013 Texas Instruments, Inc. |
| */ |
| &scm_clocks { |
| sys_clkin_ck: clock-sys-clkin-22@40 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>; |
| ti,bit-shift = <22>; |
| reg = <0x0040>; |
| }; |
| |
| adc_tsc_fck: clock-adc-tsc-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| dcan0_fck: clock-dcan0-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| dcan1_fck: clock-dcan1-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| mcasp0_fck: clock-mcasp0-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| mcasp1_fck: clock-mcasp1-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| smartreflex0_fck: clock-smartreflex0-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| smartreflex1_fck: clock-smartreflex1-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| sha0_fck: clock-sha0-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| aes0_fck: clock-aes0-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| rng_fck: clock-rng-fck { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&sys_clkin_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| ehrpwm0_tbclk: ehrpwm0_tbclk@44e10664 { |
| #clock-cells = <0>; |
| compatible = "ti,gate-clock"; |
| clocks = <&l4ls_gclk>; |
| ti,bit-shift = <0>; |
| reg = <0x0664>; |
| }; |
| |
| ehrpwm1_tbclk: ehrpwm1_tbclk@44e10664 { |
| #clock-cells = <0>; |
| compatible = "ti,gate-clock"; |
| clocks = <&l4ls_gclk>; |
| ti,bit-shift = <1>; |
| reg = <0x0664>; |
| }; |
| |
| ehrpwm2_tbclk: ehrpwm2_tbclk@44e10664 { |
| #clock-cells = <0>; |
| compatible = "ti,gate-clock"; |
| clocks = <&l4ls_gclk>; |
| ti,bit-shift = <2>; |
| reg = <0x0664>; |
| }; |
| }; |
| &prcm_clocks { |
| clk_32768_ck: clock-clk-32768 { |
| #clock-cells = <0>; |
| compatible = "fixed-clock"; |
| clock-frequency = <32768>; |
| }; |
| |
| clk_rc32k_ck: clock-clk-rc32k { |
| #clock-cells = <0>; |
| compatible = "fixed-clock"; |
| clock-frequency = <32000>; |
| }; |
| |
| virt_19200000_ck: clock-virt-19200000 { |
| #clock-cells = <0>; |
| compatible = "fixed-clock"; |
| clock-frequency = <19200000>; |
| }; |
| |
| virt_24000000_ck: clock-virt-24000000 { |
| #clock-cells = <0>; |
| compatible = "fixed-clock"; |
| clock-frequency = <24000000>; |
| }; |
| |
| virt_25000000_ck: clock-virt-25000000 { |
| #clock-cells = <0>; |
| compatible = "fixed-clock"; |
| clock-frequency = <25000000>; |
| }; |
| |
| virt_26000000_ck: clock-virt-26000000 { |
| #clock-cells = <0>; |
| compatible = "fixed-clock"; |
| clock-frequency = <26000000>; |
| }; |
| |
| tclkin_ck: clock-tclkin { |
| #clock-cells = <0>; |
| compatible = "fixed-clock"; |
| clock-frequency = <12000000>; |
| }; |
| |
| dpll_core_ck: clock@490 { |
| #clock-cells = <0>; |
| compatible = "ti,am3-dpll-core-clock"; |
| clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; |
| reg = <0x0490>, <0x045c>, <0x0468>, <0x0460>, <0x0464>; |
| }; |
| |
| dpll_core_x2_ck: clock-dpll-core-x2 { |
| #clock-cells = <0>; |
| compatible = "ti,am3-dpll-x2-clock"; |
| clocks = <&dpll_core_ck>; |
| }; |
| |
| dpll_core_m4_ck: clock-dpll-core-m4@480 { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&dpll_core_x2_ck>; |
| ti,max-div = <31>; |
| reg = <0x0480>; |
| ti,index-starts-at-one; |
| }; |
| |
| dpll_core_m5_ck: clock-dpll-core-m5@484 { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&dpll_core_x2_ck>; |
| ti,max-div = <31>; |
| reg = <0x0484>; |
| ti,index-starts-at-one; |
| }; |
| |
| dpll_core_m6_ck: clock-dpll-core-m6@4d8 { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&dpll_core_x2_ck>; |
| ti,max-div = <31>; |
| reg = <0x04d8>; |
| ti,index-starts-at-one; |
| }; |
| |
| dpll_mpu_ck: clock@488 { |
| #clock-cells = <0>; |
| compatible = "ti,am3-dpll-clock"; |
| clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; |
| reg = <0x0488>, <0x0420>, <0x042c>, <0x0424>, <0x0428>; |
| }; |
| |
| dpll_mpu_m2_ck: clock-dpll-mpu-m2@4a8 { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&dpll_mpu_ck>; |
| ti,max-div = <31>; |
| reg = <0x04a8>; |
| ti,index-starts-at-one; |
| }; |
| |
| dpll_ddr_ck: clock@494 { |
| #clock-cells = <0>; |
| compatible = "ti,am3-dpll-no-gate-clock"; |
| clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; |
| reg = <0x0494>, <0x0434>, <0x0440>, <0x0438>, <0x043c>; |
| }; |
| |
| dpll_ddr_m2_ck: clock-dpll-ddr-m2@4a0 { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&dpll_ddr_ck>; |
| ti,max-div = <31>; |
| reg = <0x04a0>; |
| ti,index-starts-at-one; |
| }; |
| |
| dpll_ddr_m2_div2_ck: clock-dpll-ddr-m2-div2 { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_ddr_m2_ck>; |
| clock-mult = <1>; |
| clock-div = <2>; |
| }; |
| |
| dpll_disp_ck: clock@498 { |
| #clock-cells = <0>; |
| compatible = "ti,am3-dpll-no-gate-clock"; |
| clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; |
| reg = <0x0498>, <0x0448>, <0x0454>, <0x044c>, <0x0450>; |
| }; |
| |
| dpll_disp_m2_ck: clock-dpll-disp-m2@4a4 { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&dpll_disp_ck>; |
| ti,max-div = <31>; |
| reg = <0x04a4>; |
| ti,index-starts-at-one; |
| ti,set-rate-parent; |
| }; |
| |
| dpll_per_ck: clock@48c { |
| #clock-cells = <0>; |
| compatible = "ti,am3-dpll-no-gate-j-type-clock"; |
| clocks = <&sys_clkin_ck>, <&sys_clkin_ck>; |
| reg = <0x048c>, <0x0470>, <0x049c>, <0x0474>, <0x0478>; |
| }; |
| |
| dpll_per_m2_ck: clock-dpll-per-m2@4ac { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&dpll_per_ck>; |
| ti,max-div = <31>; |
| reg = <0x04ac>; |
| ti,index-starts-at-one; |
| }; |
| |
| dpll_per_m2_div4_wkupdm_ck: clock-dpll-per-m2-div4-wkupdm { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_per_m2_ck>; |
| clock-mult = <1>; |
| clock-div = <4>; |
| }; |
| |
| dpll_per_m2_div4_ck: clock-dpll-per-m2-div4 { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_per_m2_ck>; |
| clock-mult = <1>; |
| clock-div = <4>; |
| }; |
| |
| clk_24mhz: clock-clk-24mhz { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_per_m2_ck>; |
| clock-mult = <1>; |
| clock-div = <8>; |
| }; |
| |
| clkdiv32k_ck: clock-clkdiv32k { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&clk_24mhz>; |
| clock-mult = <1>; |
| clock-div = <732>; |
| }; |
| |
| l3_gclk: clock-l3-gclk { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| pruss_ocp_gclk: clock-pruss-ocp-gclk@530 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&l3_gclk>, <&dpll_disp_m2_ck>; |
| reg = <0x0530>; |
| }; |
| |
| mmu_fck: clock-mmu-fck-1@914 { |
| #clock-cells = <0>; |
| compatible = "ti,gate-clock"; |
| clocks = <&dpll_core_m4_ck>; |
| ti,bit-shift = <1>; |
| reg = <0x0914>; |
| }; |
| |
| timer1_fck: clock-timer1-fck@528 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>, <&tclkin_ck>, <&clk_rc32k_ck>, <&clk_32768_ck>; |
| reg = <0x0528>; |
| }; |
| |
| timer2_fck: clock-timer2-fck@508 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x0508>; |
| }; |
| |
| timer3_fck: clock-timer3-fck@50c { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x050c>; |
| }; |
| |
| timer4_fck: clock-timer4-fck@510 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x0510>; |
| }; |
| |
| timer5_fck: clock-timer5-fck@518 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x0518>; |
| }; |
| |
| timer6_fck: clock-timer6-fck@51c { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x051c>; |
| }; |
| |
| timer7_fck: clock-timer7-fck@504 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x0504>; |
| }; |
| |
| usbotg_fck: clock-usbotg-fck-8@47c { |
| #clock-cells = <0>; |
| compatible = "ti,gate-clock"; |
| clocks = <&dpll_per_ck>; |
| ti,bit-shift = <8>; |
| reg = <0x047c>; |
| }; |
| |
| dpll_core_m4_div2_ck: clock-dpll-core-m4-div2 { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_ck>; |
| clock-mult = <1>; |
| clock-div = <2>; |
| }; |
| |
| ieee5000_fck: clock-ieee5000-fck-1@e4 { |
| #clock-cells = <0>; |
| compatible = "ti,gate-clock"; |
| clocks = <&dpll_core_m4_div2_ck>; |
| ti,bit-shift = <1>; |
| reg = <0x00e4>; |
| }; |
| |
| wdt1_fck: clock-wdt1-fck@538 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&clk_rc32k_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x0538>; |
| }; |
| |
| l4_rtc_gclk: clock-l4-rtc-gclk { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_ck>; |
| clock-mult = <1>; |
| clock-div = <2>; |
| }; |
| |
| l4hs_gclk: clock-l4hs-gclk { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| l3s_gclk: clock-l3s-gclk { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_div2_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| l4fw_gclk: clock-l4fw-gclk { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_div2_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| l4ls_gclk: clock-l4ls-gclk { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_div2_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| sysclk_div_ck: clock-sysclk-div { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m4_ck>; |
| clock-mult = <1>; |
| clock-div = <1>; |
| }; |
| |
| cpsw_125mhz_gclk: clock-cpsw-125mhz-gclk { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_core_m5_ck>; |
| clock-mult = <1>; |
| clock-div = <2>; |
| }; |
| |
| cpsw_cpts_rft_clk: clock-cpsw-cpts-rft@520 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&dpll_core_m5_ck>, <&dpll_core_m4_ck>; |
| reg = <0x0520>; |
| }; |
| |
| gpio0_dbclk_mux_ck: clock-gpio0-dbclk-mux@53c { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&clk_rc32k_ck>, <&clk_32768_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>; |
| reg = <0x053c>; |
| }; |
| |
| lcd_gclk: clock-lcd-gclk@534 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>; |
| reg = <0x0534>; |
| ti,set-rate-parent; |
| }; |
| |
| mmc_clk: clock-mmc { |
| #clock-cells = <0>; |
| compatible = "fixed-factor-clock"; |
| clocks = <&dpll_per_m2_ck>; |
| clock-mult = <1>; |
| clock-div = <2>; |
| }; |
| |
| gfx_fclk_clksel_ck: gfx_fclk_clksel_ck@52c { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&dpll_core_m4_ck>, <&dpll_per_m2_ck>; |
| ti,bit-shift = <1>; |
| reg = <0x052c>; |
| }; |
| |
| gfx_fck_div_ck: gfx_fck_div_ck@52c { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&gfx_fclk_clksel_ck>; |
| reg = <0x052c>; |
| ti,max-div = <2>; |
| }; |
| |
| sysclkout_pre_ck: sysclkout_pre_ck@700 { |
| #clock-cells = <0>; |
| compatible = "ti,mux-clock"; |
| clocks = <&clk_32768_ck>, <&l3_gclk>, <&dpll_ddr_m2_ck>, <&dpll_per_m2_ck>, <&lcd_gclk>; |
| reg = <0x0700>; |
| }; |
| |
| clkout2_div_ck: clkout2_div_ck@700 { |
| #clock-cells = <0>; |
| compatible = "ti,divider-clock"; |
| clocks = <&sysclkout_pre_ck>; |
| ti,bit-shift = <3>; |
| ti,max-div = <8>; |
| reg = <0x0700>; |
| }; |
| |
| clkout2_ck: clkout2_ck@700 { |
| #clock-cells = <0>; |
| compatible = "ti,gate-clock"; |
| clocks = <&clkout2_div_ck>; |
| ti,bit-shift = <7>; |
| reg = <0x0700>; |
| }; |
| }; |
| |
| &prcm { |
| per_cm: clock@0 { |
| compatible = "ti,omap4-cm"; |
| reg = <0x0 0x400>; |
| #address-cells = <1>; |
| #size-cells = <1>; |
| ranges = <0 0x0 0x400>; |
| |
| l4ls_clkctrl: clock@38 { |
| compatible = "ti,clkctrl"; |
| reg = <0x38 0x2c>, <0x6c 0x28>, <0xac 0xc>, <0xc0 0x1c>, <0xec 0xc>, <0x10c 0x8>, <0x130 0x4>; |
| #clock-cells = <2>; |
| }; |
| |
| l3s_clkctrl: clock@1c { |
| compatible = "ti,clkctrl"; |
| reg = <0x1c 0x4>, <0x30 0x8>, <0x68 0x4>, <0xf8 0x4>; |
| #clock-cells = <2>; |
| }; |
| |
| l3_clkctrl: clock@24 { |
| compatible = "ti,clkctrl"; |
| reg = <0x24 0xc>, <0x94 0x10>, <0xbc 0x4>, <0xdc 0x8>, <0xfc 0x8>; |
| #clock-cells = <2>; |
| }; |
| |
| l4hs_clkctrl: clock@120 { |
| compatible = "ti,clkctrl"; |
| reg = <0x120 0x4>; |
| #clock-cells = <2>; |
| }; |
| |
| pruss_ocp_clkctrl: clock@e8 { |
| compatible = "ti,clkctrl"; |
| reg = <0xe8 0x4>; |
| #clock-cells = <2>; |
| }; |
| |
| cpsw_125mhz_clkctrl: clock@0 { |
| compatible = "ti,clkctrl"; |
| reg = <0x0 0x18>; |
| #clock-cells = <2>; |
| }; |
| |
| lcdc_clkctrl: clock@18 { |
| compatible = "ti,clkctrl"; |
| reg = <0x18 0x4>; |
| #clock-cells = <2>; |
| }; |
| |
| clk_24mhz_clkctrl: clock@14c { |
| compatible = "ti,clkctrl"; |
| reg = <0x14c 0x4>; |
| #clock-cells = <2>; |
| }; |
| }; |
| |
| wkup_cm: clock@400 { |
| compatible = "ti,omap4-cm"; |
| reg = <0x400 0x100>; |
| #address-cells = <1>; |
| #size-cells = <1>; |
| ranges = <0 0x400 0x100>; |
| |
| l4_wkup_clkctrl: clock@0 { |
| compatible = "ti,clkctrl"; |
| reg = <0x0 0x10>, <0xb4 0x24>; |
| #clock-cells = <2>; |
| }; |
| |
| l3_aon_clkctrl: clock@14 { |
| compatible = "ti,clkctrl"; |
| reg = <0x14 0x4>; |
| #clock-cells = <2>; |
| }; |
| |
| l4_wkup_aon_clkctrl: clock@b0 { |
| compatible = "ti,clkctrl"; |
| reg = <0xb0 0x4>; |
| #clock-cells = <2>; |
| }; |
| }; |
| |
| mpu_cm: clock@600 { |
| compatible = "ti,omap4-cm"; |
| reg = <0x600 0x100>; |
| #address-cells = <1>; |
| #size-cells = <1>; |
| ranges = <0 0x600 0x100>; |
| |
| mpu_clkctrl: clock@0 { |
| compatible = "ti,clkctrl"; |
| reg = <0x0 0x8>; |
| #clock-cells = <2>; |
| }; |
| }; |
| |
| l4_rtc_cm: clock@800 { |
| compatible = "ti,omap4-cm"; |
| reg = <0x800 0x100>; |
| #address-cells = <1>; |
| #size-cells = <1>; |
| ranges = <0 0x800 0x100>; |
| |
| l4_rtc_clkctrl: clock@0 { |
| compatible = "ti,clkctrl"; |
| reg = <0x0 0x4>; |
| #clock-cells = <2>; |
| }; |
| }; |
| |
| gfx_l3_cm: clock@900 { |
| compatible = "ti,omap4-cm"; |
| reg = <0x900 0x100>; |
| #address-cells = <1>; |
| #size-cells = <1>; |
| ranges = <0 0x900 0x100>; |
| |
| gfx_l3_clkctrl: clock@0 { |
| compatible = "ti,clkctrl"; |
| reg = <0x0 0x8>; |
| #clock-cells = <2>; |
| }; |
| }; |
| |
| l4_cefuse_cm: clock@a00 { |
| compatible = "ti,omap4-cm"; |
| reg = <0xa00 0x100>; |
| #address-cells = <1>; |
| #size-cells = <1>; |
| ranges = <0 0xa00 0x100>; |
| |
| l4_cefuse_clkctrl: clock@0 { |
| compatible = "ti,clkctrl"; |
| reg = <0x0 0x24>; |
| #clock-cells = <2>; |
| }; |
| }; |
| }; |