blob: 2b7af866907f6d2618888000f23cc17ebefb2578 [file] [log] [blame]
Dave Liu5f820432006-11-03 19:33:44 -06001/*
Jerry Huangd37be072011-11-03 14:46:12 +08002 * Copyright (C) 2006,2011 Freescale Semiconductor, Inc.
Dave Liu5f820432006-11-03 19:33:44 -06003 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Dave Liu5f820432006-11-03 19:33:44 -060014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Dave Liu5f820432006-11-03 19:33:44 -060025/*
26 * High Level Configuration Options
27 */
28#define CONFIG_E300 1 /* E300 family */
29#define CONFIG_QE 1 /* Has QE */
Peter Tyser0f898602009-05-22 17:23:24 -050030#define CONFIG_MPC83xx 1 /* MPC83xx family */
Dave Liu5f820432006-11-03 19:33:44 -060031#define CONFIG_MPC8360 1 /* MPC8360 CPU specific */
32#define CONFIG_MPC8360EMDS 1 /* MPC8360EMDS board specific */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020033
34#define CONFIG_SYS_TEXT_BASE 0xFE000000
35
Tony Li14778582007-08-17 10:35:59 +080036#undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
37#undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
Dave Liu5f820432006-11-03 19:33:44 -060038
39/*
40 * System Clock Setup
41 */
Jerry Huang6be55ee2011-11-07 13:20:21 +080042#ifdef CONFIG_CLKIN_33MHZ
43#ifdef CONFIG_PCISLAVE
44#define CONFIG_83XX_PCICLK 33330000 /* in HZ */
45#else
46#define CONFIG_83XX_CLKIN 33330000 /* in Hz */
47#endif
48
49#ifndef CONFIG_SYS_CLK_FREQ
50#define CONFIG_SYS_CLK_FREQ 33330000
51#endif
52
53#elif defined(CONFIG_CLKIN_66MHZ)
Dave Liu5f820432006-11-03 19:33:44 -060054#ifdef CONFIG_PCISLAVE
55#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
56#else
57#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
58#endif
59
60#ifndef CONFIG_SYS_CLK_FREQ
61#define CONFIG_SYS_CLK_FREQ 66000000
62#endif
Jerry Huang6be55ee2011-11-07 13:20:21 +080063#else
64#error Unknown oscillator frequency.
65#endif
Dave Liu5f820432006-11-03 19:33:44 -060066
67/*
68 * Hardware Reset Configuration Word
69 */
Jerry Huang6be55ee2011-11-07 13:20:21 +080070#ifdef CONFIG_CLKIN_33MHZ
71#define CONFIG_SYS_HRCW_LOW (\
72 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
73 HRCWL_DDR_TO_SCB_CLK_1X1 |\
74 HRCWL_CSB_TO_CLKIN_8X1 |\
75 HRCWL_VCO_1X2 |\
76 HRCWL_CE_PLL_VCO_DIV_4 |\
77 HRCWL_CE_PLL_DIV_1X1 |\
78 HRCWL_CE_TO_PLL_1X15 |\
79 HRCWL_CORE_TO_CSB_2X1)
80#elif defined(CONFIG_CLKIN_66MHZ)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_HRCW_LOW (\
Dave Liu5f820432006-11-03 19:33:44 -060082 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
83 HRCWL_DDR_TO_SCB_CLK_1X1 |\
84 HRCWL_CSB_TO_CLKIN_4X1 |\
85 HRCWL_VCO_1X2 |\
86 HRCWL_CE_PLL_VCO_DIV_4 |\
87 HRCWL_CE_PLL_DIV_1X1 |\
88 HRCWL_CE_TO_PLL_1X6 |\
89 HRCWL_CORE_TO_CSB_2X1)
Jerry Huang6be55ee2011-11-07 13:20:21 +080090#endif
Dave Liu5f820432006-11-03 19:33:44 -060091
92#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu5f820432006-11-03 19:33:44 -060094 HRCWH_PCI_AGENT |\
95 HRCWH_PCI1_ARBITER_DISABLE |\
96 HRCWH_PCICKDRV_DISABLE |\
97 HRCWH_CORE_ENABLE |\
98 HRCWH_FROM_0XFFF00100 |\
99 HRCWH_BOOTSEQ_DISABLE |\
100 HRCWH_SW_WATCHDOG_DISABLE |\
101 HRCWH_ROM_LOC_LOCAL_16BIT)
102#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_HRCW_HIGH (\
Dave Liu5f820432006-11-03 19:33:44 -0600104 HRCWH_PCI_HOST |\
105 HRCWH_PCI1_ARBITER_ENABLE |\
106 HRCWH_PCICKDRV_ENABLE |\
107 HRCWH_CORE_ENABLE |\
108 HRCWH_FROM_0X00000100 |\
109 HRCWH_BOOTSEQ_DISABLE |\
110 HRCWH_SW_WATCHDOG_DISABLE |\
111 HRCWH_ROM_LOC_LOCAL_16BIT)
112#endif
113
114/*
115 * System IO Config
116 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_SICRH 0x00000000
118#define CONFIG_SYS_SICRL 0x40000000
Dave Liu5f820432006-11-03 19:33:44 -0600119
120#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
Tony Li14778582007-08-17 10:35:59 +0800121#define CONFIG_BOARD_EARLY_INIT_R
Dave Liu5f820432006-11-03 19:33:44 -0600122
123/*
124 * IMMR new address
125 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu5f820432006-11-03 19:33:44 -0600127
128/*
129 * DDR Setup
130 */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500131#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
132#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
133 /* + 256M */
134#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500136#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
137 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Dave Liu5f820432006-11-03 19:33:44 -0600138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600140
Xie Xiaobob110f402007-02-14 18:27:06 +0800141#define CONFIG_DDR_ECC /* support DDR ECC function */
Dave Liu5f820432006-11-03 19:33:44 -0600142#define CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
143
Xie Xiaobob110f402007-02-14 18:27:06 +0800144/*
145 * DDRCDR - DDR Control Driver Register
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobob110f402007-02-14 18:27:06 +0800148
Dave Liu5f820432006-11-03 19:33:44 -0600149#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
150#if defined(CONFIG_SPD_EEPROM)
151/*
152 * Determine DDR configuration from I2C interface.
153 */
154#define SPD_EEPROM_ADDRESS 0x52 /* DDR SODIMM */
155#else
156/*
157 * Manually set up DDR parameters
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobob110f402007-02-14 18:27:06 +0800160#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500162#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_DDR_CS0_CONFIG 0x80330102
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500164#define CONFIG_SYS_DDR_TIMING_0 0x00220802
165#define CONFIG_SYS_DDR_TIMING_1 0x38357322
166#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
167#define CONFIG_SYS_DDR_TIMING_3 0x00000000
168#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_DDR_MODE 0x47d00432
170#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500171#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
173#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobob110f402007-02-14 18:27:06 +0800174#else
Joe Hershberger2e651b22011-10-11 23:57:31 -0500175#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
176 | CSCONFIG_ROW_BIT_13 \
177 | CSCONFIG_COL_BIT_9)
178#define CONFIG_SYS_DDR_CS1_CONFIG CONFIG_SYS_DDR_CS0_CONFIG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
180#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500181#define CONFIG_SYS_DDR_CONTROL 0x42008000 /* Self refresh,2T timing */
182#define CONFIG_SYS_DDR_MODE 0x20000162 /* DLL,normal,seq,4/2.5 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
Dave Liu5f820432006-11-03 19:33:44 -0600184#endif
Xie Xiaobob110f402007-02-14 18:27:06 +0800185#endif
Dave Liu5f820432006-11-03 19:33:44 -0600186
187/*
188 * Memory test
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
191#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
192#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liu5f820432006-11-03 19:33:44 -0600193
194/*
195 * The reserved memory
196 */
197
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200198#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liu5f820432006-11-03 19:33:44 -0600199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
201#define CONFIG_SYS_RAMBOOT
Dave Liu5f820432006-11-03 19:33:44 -0600202#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#undef CONFIG_SYS_RAMBOOT
Dave Liu5f820432006-11-03 19:33:44 -0600204#endif
205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500207#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500208#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Dave Liu5f820432006-11-03 19:33:44 -0600209
210/*
211 * Initial RAM Base Address Setup
212 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_RAM_LOCK 1
214#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200215#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500216#define CONFIG_SYS_GBL_DATA_OFFSET \
217 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu5f820432006-11-03 19:33:44 -0600218
219/*
220 * Local Bus Configuration & Clock Setup
221 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500222#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
223#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500224#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liu5f820432006-11-03 19:33:44 -0600225
226/*
227 * FLASH on the Local Bus
228 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500230#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
232#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500233#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
234#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Dave Liu5f820432006-11-03 19:33:44 -0600235
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500236 /* Window base at flash base */
237#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500238#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Dave Liu5f820432006-11-03 19:33:44 -0600239
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500240#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500241 | BR_PS_16 /* 16 bit port */ \
242 | BR_MS_GPCM /* MSEL = GPCM */ \
243 | BR_V) /* valid */
244#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
245 | OR_GPCM_XAM \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500246 | OR_GPCM_CSNT \
247 | OR_GPCM_ACS_DIV2 \
248 | OR_GPCM_XACS \
249 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500250 | OR_GPCM_TRLX_SET \
251 | OR_GPCM_EHTR_SET \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500252 | OR_GPCM_EAD)
Dave Liu5f820432006-11-03 19:33:44 -0600253
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
255#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liu5f820432006-11-03 19:33:44 -0600256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liu5f820432006-11-03 19:33:44 -0600258
259/*
260 * BCSR on the Local Bus
261 */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500262#define CONFIG_SYS_BCSR 0xF8000000
263 /* Access window base at BCSR base */
264#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500265#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Dave Liu5f820432006-11-03 19:33:44 -0600266
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500267#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
268 | BR_PS_8 \
269 | BR_MS_GPCM \
270 | BR_V)
271#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
272 | OR_GPCM_XAM \
273 | OR_GPCM_CSNT \
274 | OR_GPCM_XACS \
275 | OR_GPCM_SCY_15 \
276 | OR_GPCM_TRLX_SET \
277 | OR_GPCM_EHTR_SET \
278 | OR_GPCM_EAD)
279 /* 0xFFFFE9F7 */
Dave Liu5f820432006-11-03 19:33:44 -0600280
281/*
282 * SDRAM on the Local Bus
283 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base address */
285#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Dave Liu5f820432006-11-03 19:33:44 -0600286
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_LB_SDRAM /* if board has SRDAM on local bus */
Dave Liu5f820432006-11-03 19:33:44 -0600288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#ifdef CONFIG_SYS_LB_SDRAM
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400290#define CONFIG_SYS_LBLAWBAR2 0
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500291#define CONFIG_SYS_LBLAWAR2 (LBLAWAR_EN | LBLAWAR_64MB)
Dave Liu5f820432006-11-03 19:33:44 -0600292
293/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
294/*
295 * Base Register 2 and Option Register 2 configure SDRAM.
Dave Liu5f820432006-11-03 19:33:44 -0600296 *
297 * For BR2, need:
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400298 * Base address = BR[0:16] = dynamic
Dave Liu5f820432006-11-03 19:33:44 -0600299 * port size = 32-bits = BR2[19:20] = 11
300 * no parity checking = BR2[21:22] = 00
301 * SDRAM for MSEL = BR2[24:26] = 011
302 * Valid = BR[31] = 1
303 *
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100304 * 0 4 8 12 16 20 24 28
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400305 * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
Dave Liu5f820432006-11-03 19:33:44 -0600306 */
307
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500308/* Port size=32bit, MSEL=DRAM */
309#define CONFIG_SYS_BR2 (BR_PS_32 | BR_MS_SDRAM | BR_V) /* 0xF0001861 */
Dave Liu5f820432006-11-03 19:33:44 -0600310
311/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Dave Liu5f820432006-11-03 19:33:44 -0600313 *
314 * For OR2, need:
315 * 64MB mask for AM, OR2[0:7] = 1111 1100
316 * XAM, OR2[17:18] = 11
317 * 9 columns OR2[19-21] = 010
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100318 * 13 rows OR2[23-25] = 100
Dave Liu5f820432006-11-03 19:33:44 -0600319 * EAD set for extra time OR[31] = 1
320 *
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100321 * 0 4 8 12 16 20 24 28
Dave Liu5f820432006-11-03 19:33:44 -0600322 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
323 */
324
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500325#define CONFIG_SYS_OR2 (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
326 | OR_SDRAM_XAM \
327 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
328 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
329 | OR_SDRAM_EAD)
330 /* 0xFC006901 */
Dave Liu5f820432006-11-03 19:33:44 -0600331
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500332 /* LB sdram refresh timer, about 6us */
333#define CONFIG_SYS_LBC_LSRT 0x32000000
334 /* LB refresh timer prescal, 266MHz/32 */
335#define CONFIG_SYS_LBC_MRTPR 0x20000000
Dave Liu5f820432006-11-03 19:33:44 -0600336
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Dave Liu5f820432006-11-03 19:33:44 -0600338
339/*
340 * SDRAM Controller configuration sequence.
341 */
Kumar Gala540dcf12009-03-26 01:34:39 -0500342#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
343#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
344#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
345#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
346#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Dave Liu5f820432006-11-03 19:33:44 -0600347
348#endif
349
350/*
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500351 * Windows to access Platform I/O Boards (PIB) via local bus
Dave Liu5f820432006-11-03 19:33:44 -0600352 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500353#define CONFIG_SYS_PIB_BASE 0xF8008000
354#define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024)
355
356/* [RFC] This LBLAW only covers the 2nd window (CS5) */
357#define CONFIG_SYS_LBLAWBAR3_PRELIM \
358 CONFIG_SYS_PIB_BASE + CONFIG_SYS_PIB_WINDOW_SIZE
359#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu5f820432006-11-03 19:33:44 -0600360
361/*
362 * CS4 on Local Bus, to PIB
363 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500364 /* CS4 base address at 0xf8008000 */
365#define CONFIG_SYS_BR4_PRELIM (CONFIG_SYS_PIB_BASE \
366 | BR_PS_8 \
367 | BR_MS_GPCM \
368 | BR_V)
369 /* 0xF8008801 */
370#define CONFIG_SYS_OR4_PRELIM (OR_AM_32KB \
371 | OR_GPCM_XAM \
372 | OR_GPCM_CSNT \
373 | OR_GPCM_XACS \
374 | OR_GPCM_SCY_15 \
375 | OR_GPCM_TRLX_SET \
376 | OR_GPCM_EHTR_SET \
377 | OR_GPCM_EAD)
378 /* 0xffffe9f7 */
Dave Liu5f820432006-11-03 19:33:44 -0600379
380/*
381 * CS5 on Local Bus, to PIB
382 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500383 /* CS5 base address at 0xf8010000 */
384#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_PIB_BASE + \
385 CONFIG_SYS_PIB_WINDOW_SIZE) \
386 | BR_PS_8 \
387 | BR_MS_GPCM \
388 | BR_V)
389 /* 0xF8010801 */
390#define CONFIG_SYS_OR5_PRELIM (CONFIG_SYS_PIB_BASE \
391 | OR_GPCM_XAM \
392 | OR_GPCM_CSNT \
393 | OR_GPCM_XACS \
394 | OR_GPCM_SCY_15 \
395 | OR_GPCM_TRLX_SET \
396 | OR_GPCM_EHTR_SET \
397 | OR_GPCM_EAD)
398 /* 0xffffe9f7 */
Dave Liu5f820432006-11-03 19:33:44 -0600399
400/*
401 * Serial Port
402 */
403#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_NS16550
405#define CONFIG_SYS_NS16550_SERIAL
406#define CONFIG_SYS_NS16550_REG_SIZE 1
407#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liu5f820432006-11-03 19:33:44 -0600408
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500410 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Dave Liu5f820432006-11-03 19:33:44 -0600411
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
413#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu5f820432006-11-03 19:33:44 -0600414
Kim Phillips22d71a72007-02-27 18:41:08 -0600415#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500416#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Dave Liu5f820432006-11-03 19:33:44 -0600417/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_HUSH_PARSER
Dave Liu5f820432006-11-03 19:33:44 -0600419
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600420/* pass open firmware flat tree */
Gerald Van Baren213bf8c2007-03-31 12:23:51 -0400421#define CONFIG_OF_LIBFDT 1
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600422#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600423#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600424
Dave Liu5f820432006-11-03 19:33:44 -0600425/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200426#define CONFIG_SYS_I2C
427#define CONFIG_SYS_I2C_FSL
428#define CONFIG_SYS_FSL_I2C_SPEED 400000
429#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
430#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
431#define CONFIG_SYS_I2C_NOPROBES { {0, 0x52} }
Dave Liu5f820432006-11-03 19:33:44 -0600432
433/*
434 * Config on-board RTC
435 */
436#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu5f820432006-11-03 19:33:44 -0600438
439/*
440 * General PCI
441 * Addresses are mapped 1-1.
442 */
Kim Phillips9993e192009-07-18 18:42:13 -0500443#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
444#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
445#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
446#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
447#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
448#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
449#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
450#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
451#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Dave Liu5f820432006-11-03 19:33:44 -0600452
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
454#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
455#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu5f820432006-11-03 19:33:44 -0600456
457
458#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000459#define CONFIG_PCI_INDIRECT_BRIDGE
Dave Liu5f820432006-11-03 19:33:44 -0600460
Dave Liu5f820432006-11-03 19:33:44 -0600461#define CONFIG_PCI_PNP /* do pci plug-and-play */
Kim Phillips9993e192009-07-18 18:42:13 -0500462#define CONFIG_83XX_PCI_STREAMING
Dave Liu5f820432006-11-03 19:33:44 -0600463
464#undef CONFIG_EEPRO100
465#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200466#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu5f820432006-11-03 19:33:44 -0600467
468#endif /* CONFIG_PCI */
469
470
Anton Vorontsovda6eea02009-09-16 23:22:08 +0400471#define CONFIG_HWCONFIG 1
472
Dave Liu5f820432006-11-03 19:33:44 -0600473/*
Dave Liu7737d5c2006-11-03 12:11:15 -0600474 * QE UEC ethernet configuration
475 */
476#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500477#define CONFIG_ETHPRIME "UEC0"
Dave Liu7737d5c2006-11-03 12:11:15 -0600478#define CONFIG_PHY_MODE_NEED_CHANGE
479
480#define CONFIG_UEC_ETH1 /* GETH1 */
481
482#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200483#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
484#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
485#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9
486#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
487#define CONFIG_SYS_UEC1_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500488#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100489#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Dave Liu7737d5c2006-11-03 12:11:15 -0600490#endif
491
492#define CONFIG_UEC_ETH2 /* GETH2 */
493
494#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200495#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
496#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
497#define CONFIG_SYS_UEC2_TX_CLK QE_CLK4
498#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
499#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500500#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100501#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Dave Liu7737d5c2006-11-03 12:11:15 -0600502#endif
503
504/*
Dave Liu5f820432006-11-03 19:33:44 -0600505 * Environment
506 */
507
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200508#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200509 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500510 #define CONFIG_ENV_ADDR \
511 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200512 #define CONFIG_ENV_SECT_SIZE 0x20000
513 #define CONFIG_ENV_SIZE 0x2000
Dave Liu5f820432006-11-03 19:33:44 -0600514#else
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500515 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200516 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200518 #define CONFIG_ENV_SIZE 0x2000
Dave Liu5f820432006-11-03 19:33:44 -0600519#endif
520
521#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200522#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu5f820432006-11-03 19:33:44 -0600523
Jon Loeliger8ea54992007-07-04 22:30:06 -0500524/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500525 * BOOTP options
526 */
527#define CONFIG_BOOTP_BOOTFILESIZE
528#define CONFIG_BOOTP_BOOTPATH
529#define CONFIG_BOOTP_GATEWAY
530#define CONFIG_BOOTP_HOSTNAME
531
532
533/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500534 * Command line configuration.
535 */
536#include <config_cmd_default.h>
537
538#define CONFIG_CMD_PING
539#define CONFIG_CMD_I2C
540#define CONFIG_CMD_ASKENV
Jerry Van Barenb5cdd7d2008-01-12 13:24:14 -0500541#define CONFIG_CMD_SDRAM
Jon Loeliger8ea54992007-07-04 22:30:06 -0500542
Dave Liu5f820432006-11-03 19:33:44 -0600543#if defined(CONFIG_PCI)
Jon Loeliger8ea54992007-07-04 22:30:06 -0500544 #define CONFIG_CMD_PCI
Dave Liu5f820432006-11-03 19:33:44 -0600545#endif
546
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200547#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500548 #undef CONFIG_CMD_SAVEENV
Jon Loeliger8ea54992007-07-04 22:30:06 -0500549 #undef CONFIG_CMD_LOADS
550#endif
551
Dave Liu5f820432006-11-03 19:33:44 -0600552
553#undef CONFIG_WATCHDOG /* watchdog disabled */
554
555/*
556 * Miscellaneous configurable options
557 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200558#define CONFIG_SYS_LONGHELP /* undef to save memory */
559#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
560#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Dave Liu5f820432006-11-03 19:33:44 -0600561
Jon Loeliger8ea54992007-07-04 22:30:06 -0500562#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200563 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dave Liu5f820432006-11-03 19:33:44 -0600564#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200565 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dave Liu5f820432006-11-03 19:33:44 -0600566#endif
567
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500568 /* Print Buffer Size */
569#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
570#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
571 /* Boot Argument Buffer Size */
572#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
573#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Dave Liu5f820432006-11-03 19:33:44 -0600574
575/*
576 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700577 * have to be in the first 256 MB of memory, since this is
Dave Liu5f820432006-11-03 19:33:44 -0600578 * the maximum mapped by the Linux kernel during initialization.
579 */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500580#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Dave Liu5f820432006-11-03 19:33:44 -0600581
582/*
583 * Core HID Setup
584 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500585#define CONFIG_SYS_HID0_INIT 0x000000000
586#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
587 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200588#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu5f820432006-11-03 19:33:44 -0600589
590/*
Dave Liu5f820432006-11-03 19:33:44 -0600591 * MMU Setup
592 */
593
Becky Bruce31d82672008-05-08 19:02:12 -0500594#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Jerry Huangd37be072011-11-03 14:46:12 +0800595#define CONFIG_BAT_RW
Becky Bruce31d82672008-05-08 19:02:12 -0500596
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400597/* DDR/LBC SDRAM: cacheable */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500598#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500599 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500600 | BATL_MEMCOHERENCE)
601#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
602 | BATU_BL_256M \
603 | BATU_VS \
604 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200605#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
606#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu5f820432006-11-03 19:33:44 -0600607
608/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500609#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500610 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500611 | BATL_CACHEINHIBIT \
612 | BATL_GUARDEDSTORAGE)
613#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
614 | BATU_BL_4M \
615 | BATU_VS \
616 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200617#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
618#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu5f820432006-11-03 19:33:44 -0600619
620/* BCSR: cache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500621#define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500622 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500623 | BATL_CACHEINHIBIT \
624 | BATL_GUARDEDSTORAGE)
625#define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \
626 | BATU_BL_128K \
627 | BATU_VS \
628 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200629#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
630#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu5f820432006-11-03 19:33:44 -0600631
632/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500633#define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500634 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500635 | BATL_MEMCOHERENCE)
636#define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \
637 | BATU_BL_32M \
638 | BATU_VS \
639 | BATU_VP)
640#define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500641 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500642 | BATL_CACHEINHIBIT \
643 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200644#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu5f820432006-11-03 19:33:44 -0600645
Anton Vorontsov5c2ff322008-09-10 18:12:37 +0400646/* DDR/LBC SDRAM next 256M: cacheable */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500647#define CONFIG_SYS_IBAT4L (CONFIG_SYS_SDRAM_BASE2 \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500648 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500649 | BATL_MEMCOHERENCE)
650#define CONFIG_SYS_IBAT4U (CONFIG_SYS_SDRAM_BASE2 \
651 | BATU_BL_256M \
652 | BATU_VS \
653 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200654#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
655#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu5f820432006-11-03 19:33:44 -0600656
657/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500658#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500659#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
660 | BATU_BL_128K \
661 | BATU_VS \
662 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200663#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
664#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu5f820432006-11-03 19:33:44 -0600665
666#ifdef CONFIG_PCI
667/* PCI MEM space: cacheable */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500668#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500669 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500670 | BATL_MEMCOHERENCE)
671#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \
672 | BATU_BL_256M \
673 | BATU_VS \
674 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200675#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
676#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu5f820432006-11-03 19:33:44 -0600677/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500678#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500679 | BATL_PP_RW \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500680 | BATL_CACHEINHIBIT \
681 | BATL_GUARDEDSTORAGE)
682#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \
683 | BATU_BL_256M \
684 | BATU_VS \
685 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200686#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
687#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu5f820432006-11-03 19:33:44 -0600688#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200689#define CONFIG_SYS_IBAT6L (0)
690#define CONFIG_SYS_IBAT6U (0)
691#define CONFIG_SYS_IBAT7L (0)
692#define CONFIG_SYS_IBAT7U (0)
693#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
694#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
695#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
696#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu5f820432006-11-03 19:33:44 -0600697#endif
698
Jon Loeliger8ea54992007-07-04 22:30:06 -0500699#if defined(CONFIG_CMD_KGDB)
Dave Liu5f820432006-11-03 19:33:44 -0600700#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
701#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
702#endif
703
704/*
705 * Environment Configuration
706 */
707
708#define CONFIG_ENV_OVERWRITE
709
710#if defined(CONFIG_UEC_ETH)
Kim Phillips977b5752008-01-09 15:24:06 -0600711#define CONFIG_HAS_ETH0
Dave Liu5f820432006-11-03 19:33:44 -0600712#define CONFIG_HAS_ETH1
Dave Liu5f820432006-11-03 19:33:44 -0600713#endif
714
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100715#define CONFIG_BAUDRATE 115200
Dave Liu5f820432006-11-03 19:33:44 -0600716
Kim Phillips79f516b2009-08-21 16:34:38 -0500717#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu5f820432006-11-03 19:33:44 -0600718
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100719#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
720#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Dave Liu5f820432006-11-03 19:33:44 -0600721
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100722#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500723 "netdev=eth0\0" \
724 "consoledev=ttyS0\0" \
725 "ramdiskaddr=1000000\0" \
726 "ramdiskfile=ramfs.83xx\0" \
727 "fdtaddr=780000\0" \
728 "fdtfile=mpc836x_mds.dtb\0" \
729 ""
Dave Liu5f820432006-11-03 19:33:44 -0600730
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100731#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500732 "setenv bootargs root=/dev/nfs rw " \
733 "nfsroot=$serverip:$rootpath " \
734 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
735 "$netdev:off " \
736 "console=$consoledev,$baudrate $othbootargs;" \
737 "tftp $loadaddr $bootfile;" \
738 "tftp $fdtaddr $fdtfile;" \
739 "bootm $loadaddr - $fdtaddr"
Dave Liu5f820432006-11-03 19:33:44 -0600740
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600741#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger1f5cb792011-10-11 23:57:16 -0500742 "setenv bootargs root=/dev/ram rw " \
743 "console=$consoledev,$baudrate $othbootargs;" \
744 "tftp $ramdiskaddr $ramdiskfile;" \
745 "tftp $loadaddr $bootfile;" \
746 "tftp $fdtaddr $fdtfile;" \
747 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600748
Dave Liu5f820432006-11-03 19:33:44 -0600749
750#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
751
752#endif /* __CONFIG_H */