blob: fe26144f27dcadcba88a7fc05256b426a8d58f79 [file] [log] [blame]
Kever Yangc43acfd2018-12-20 11:33:42 +08001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Kever Yangfa437432017-02-22 16:56:35 +08002/*
3 * (C) Copyright 2016-2017 Rockchip Inc.
4 *
Kever Yangfa437432017-02-22 16:56:35 +08005 * Adapted from coreboot.
6 */
Philipp Tomsichfbecb942017-05-31 18:16:34 +02007
Kever Yangfa437432017-02-22 16:56:35 +08008#include <common.h>
9#include <clk.h>
10#include <dm.h>
11#include <dt-structs.h>
12#include <ram.h>
13#include <regmap.h>
14#include <syscon.h>
15#include <asm/io.h>
Kever Yang15f09a12019-03-28 11:01:23 +080016#include <asm/arch-rockchip/clock.h>
Kever Yang15f09a12019-03-28 11:01:23 +080017#include <asm/arch-rockchip/cru_rk3399.h>
18#include <asm/arch-rockchip/grf_rk3399.h>
19#include <asm/arch-rockchip/hardware.h>
Jagan Teki3eaf5392019-07-15 23:50:57 +053020#include <asm/arch-rockchip/sdram_common.h>
21#include <asm/arch-rockchip/sdram_rk3399.h>
Kever Yangfa437432017-02-22 16:56:35 +080022#include <linux/err.h>
Philipp Tomsichfbecb942017-05-31 18:16:34 +020023#include <time.h>
Kever Yangfa437432017-02-22 16:56:35 +080024
Jagan Teki3eaf5392019-07-15 23:50:57 +053025#define PRESET_SGRF_HOLD(n) ((0x1 << (6 + 16)) | ((n) << 6))
26#define PRESET_GPIO0_HOLD(n) ((0x1 << (7 + 16)) | ((n) << 7))
27#define PRESET_GPIO1_HOLD(n) ((0x1 << (8 + 16)) | ((n) << 8))
28
29#define PHY_DRV_ODT_HI_Z 0x0
30#define PHY_DRV_ODT_240 0x1
31#define PHY_DRV_ODT_120 0x8
32#define PHY_DRV_ODT_80 0x9
33#define PHY_DRV_ODT_60 0xc
34#define PHY_DRV_ODT_48 0xd
35#define PHY_DRV_ODT_40 0xe
36#define PHY_DRV_ODT_34_3 0xf
37
Kever Yangfa437432017-02-22 16:56:35 +080038struct chan_info {
39 struct rk3399_ddr_pctl_regs *pctl;
40 struct rk3399_ddr_pi_regs *pi;
41 struct rk3399_ddr_publ_regs *publ;
42 struct rk3399_msch_regs *msch;
43};
44
45struct dram_info {
Kever Yang82763342019-04-01 17:20:53 +080046#if defined(CONFIG_TPL_BUILD) || \
47 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +080048 struct chan_info chan[2];
49 struct clk ddr_clk;
50 struct rk3399_cru *cru;
51 struct rk3399_pmucru *pmucru;
52 struct rk3399_pmusgrf_regs *pmusgrf;
53 struct rk3399_ddr_cic_regs *cic;
54#endif
55 struct ram_info info;
56 struct rk3399_pmugrf_regs *pmugrf;
57};
58
Kever Yang82763342019-04-01 17:20:53 +080059#if defined(CONFIG_TPL_BUILD) || \
60 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +080061
62struct rockchip_dmc_plat {
63#if CONFIG_IS_ENABLED(OF_PLATDATA)
64 struct dtd_rockchip_rk3399_dmc dtplat;
65#else
66 struct rk3399_sdram_params sdram_params;
67#endif
68 struct regmap *map;
69};
70
71static void copy_to_reg(u32 *dest, const u32 *src, u32 n)
72{
73 int i;
74
75 for (i = 0; i < n / sizeof(u32); i++) {
76 writel(*src, dest);
77 src++;
78 dest++;
79 }
80}
81
82static void phy_dll_bypass_set(struct rk3399_ddr_publ_regs *ddr_publ_regs,
83 u32 freq)
84{
85 u32 *denali_phy = ddr_publ_regs->denali_phy;
86
87 /* From IP spec, only freq small than 125 can enter dll bypass mode */
88 if (freq <= 125) {
89 /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */
90 setbits_le32(&denali_phy[86], (0x3 << 2) << 8);
91 setbits_le32(&denali_phy[214], (0x3 << 2) << 8);
92 setbits_le32(&denali_phy[342], (0x3 << 2) << 8);
93 setbits_le32(&denali_phy[470], (0x3 << 2) << 8);
94
95 /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */
96 setbits_le32(&denali_phy[547], (0x3 << 2) << 16);
97 setbits_le32(&denali_phy[675], (0x3 << 2) << 16);
98 setbits_le32(&denali_phy[803], (0x3 << 2) << 16);
99 } else {
100 /* phy_sw_master_mode_X PHY_86/214/342/470 4bits offset_8 */
101 clrbits_le32(&denali_phy[86], (0x3 << 2) << 8);
102 clrbits_le32(&denali_phy[214], (0x3 << 2) << 8);
103 clrbits_le32(&denali_phy[342], (0x3 << 2) << 8);
104 clrbits_le32(&denali_phy[470], (0x3 << 2) << 8);
105
106 /* phy_adrctl_sw_master_mode PHY_547/675/803 4bits offset_16 */
107 clrbits_le32(&denali_phy[547], (0x3 << 2) << 16);
108 clrbits_le32(&denali_phy[675], (0x3 << 2) << 16);
109 clrbits_le32(&denali_phy[803], (0x3 << 2) << 16);
110 }
111}
112
113static void set_memory_map(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530114 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800115{
Jagan Tekifde7f452019-07-15 23:50:58 +0530116 const struct rk3399_sdram_channel *sdram_ch = &params->ch[channel];
Kever Yangfa437432017-02-22 16:56:35 +0800117 u32 *denali_ctl = chan->pctl->denali_ctl;
118 u32 *denali_pi = chan->pi->denali_pi;
119 u32 cs_map;
120 u32 reduc;
121 u32 row;
122
123 /* Get row number from ddrconfig setting */
Jagan Teki355490d2019-07-15 23:51:05 +0530124 if (sdram_ch->cap_info.ddrconfig < 2 ||
125 sdram_ch->cap_info.ddrconfig == 4)
Kever Yangfa437432017-02-22 16:56:35 +0800126 row = 16;
Jagan Teki355490d2019-07-15 23:51:05 +0530127 else if (sdram_ch->cap_info.ddrconfig == 3)
Kever Yangfa437432017-02-22 16:56:35 +0800128 row = 14;
129 else
130 row = 15;
131
Jagan Teki355490d2019-07-15 23:51:05 +0530132 cs_map = (sdram_ch->cap_info.rank > 1) ? 3 : 1;
133 reduc = (sdram_ch->cap_info.bw == 2) ? 0 : 1;
Kever Yangfa437432017-02-22 16:56:35 +0800134
135 /* Set the dram configuration to ctrl */
Jagan Teki355490d2019-07-15 23:51:05 +0530136 clrsetbits_le32(&denali_ctl[191], 0xF, (12 - sdram_ch->cap_info.col));
Kever Yangfa437432017-02-22 16:56:35 +0800137 clrsetbits_le32(&denali_ctl[190], (0x3 << 16) | (0x7 << 24),
Jagan Teki355490d2019-07-15 23:51:05 +0530138 ((3 - sdram_ch->cap_info.bk) << 16) |
Kever Yangfa437432017-02-22 16:56:35 +0800139 ((16 - row) << 24));
140
141 clrsetbits_le32(&denali_ctl[196], 0x3 | (1 << 16),
142 cs_map | (reduc << 16));
143
144 /* PI_199 PI_COL_DIFF:RW:0:4 */
Jagan Teki355490d2019-07-15 23:51:05 +0530145 clrsetbits_le32(&denali_pi[199], 0xF, (12 - sdram_ch->cap_info.col));
Kever Yangfa437432017-02-22 16:56:35 +0800146
147 /* PI_155 PI_ROW_DIFF:RW:24:3 PI_BANK_DIFF:RW:16:2 */
148 clrsetbits_le32(&denali_pi[155], (0x3 << 16) | (0x7 << 24),
Jagan Teki355490d2019-07-15 23:51:05 +0530149 ((3 - sdram_ch->cap_info.bk) << 16) |
Kever Yangfa437432017-02-22 16:56:35 +0800150 ((16 - row) << 24));
151 /* PI_41 PI_CS_MAP:RW:24:4 */
152 clrsetbits_le32(&denali_pi[41], 0xf << 24, cs_map << 24);
Jagan Teki355490d2019-07-15 23:51:05 +0530153 if (sdram_ch->cap_info.rank == 1 && params->base.dramtype == DDR3)
Kever Yangfa437432017-02-22 16:56:35 +0800154 writel(0x2EC7FFFF, &denali_pi[34]);
155}
156
157static void set_ds_odt(const struct chan_info *chan,
Jagan Tekifde7f452019-07-15 23:50:58 +0530158 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800159{
160 u32 *denali_phy = chan->publ->denali_phy;
161
162 u32 tsel_idle_en, tsel_wr_en, tsel_rd_en;
Jagan Teki9c4d5172019-07-15 23:51:04 +0530163 u32 tsel_idle_select_p, tsel_rd_select_p;
164 u32 tsel_idle_select_n, tsel_rd_select_n;
165 u32 tsel_wr_select_dq_p, tsel_wr_select_ca_p;
166 u32 tsel_wr_select_dq_n, tsel_wr_select_ca_n;
Kever Yangfa437432017-02-22 16:56:35 +0800167 u32 reg_value;
168
Jagan Tekifde7f452019-07-15 23:50:58 +0530169 if (params->base.dramtype == LPDDR4) {
Jagan Teki63f4d712019-07-15 23:50:56 +0530170 tsel_rd_select_p = PHY_DRV_ODT_HI_Z;
Kever Yangfa437432017-02-22 16:56:35 +0800171 tsel_rd_select_n = PHY_DRV_ODT_240;
Jagan Teki9c4d5172019-07-15 23:51:04 +0530172
173 tsel_idle_select_p = PHY_DRV_ODT_HI_Z;
Kever Yangfa437432017-02-22 16:56:35 +0800174 tsel_idle_select_n = PHY_DRV_ODT_240;
Jagan Teki9c4d5172019-07-15 23:51:04 +0530175
176 tsel_wr_select_dq_p = PHY_DRV_ODT_40;
177 tsel_wr_select_dq_n = PHY_DRV_ODT_40;
178
179 tsel_wr_select_ca_p = PHY_DRV_ODT_40;
180 tsel_wr_select_ca_n = PHY_DRV_ODT_40;
Jagan Tekifde7f452019-07-15 23:50:58 +0530181 } else if (params->base.dramtype == LPDDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800182 tsel_rd_select_p = PHY_DRV_ODT_240;
Jagan Teki63f4d712019-07-15 23:50:56 +0530183 tsel_rd_select_n = PHY_DRV_ODT_HI_Z;
Jagan Teki9c4d5172019-07-15 23:51:04 +0530184
185 tsel_idle_select_p = PHY_DRV_ODT_240;
Jagan Teki63f4d712019-07-15 23:50:56 +0530186 tsel_idle_select_n = PHY_DRV_ODT_HI_Z;
Jagan Teki9c4d5172019-07-15 23:51:04 +0530187
188 tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
189 tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
190
191 tsel_wr_select_ca_p = PHY_DRV_ODT_48;
192 tsel_wr_select_ca_n = PHY_DRV_ODT_48;
Kever Yangfa437432017-02-22 16:56:35 +0800193 } else {
194 tsel_rd_select_p = PHY_DRV_ODT_240;
Kever Yangfa437432017-02-22 16:56:35 +0800195 tsel_rd_select_n = PHY_DRV_ODT_240;
Jagan Teki9c4d5172019-07-15 23:51:04 +0530196
197 tsel_idle_select_p = PHY_DRV_ODT_240;
Kever Yangfa437432017-02-22 16:56:35 +0800198 tsel_idle_select_n = PHY_DRV_ODT_240;
Jagan Teki9c4d5172019-07-15 23:51:04 +0530199
200 tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
201 tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
202
203 tsel_wr_select_ca_p = PHY_DRV_ODT_34_3;
204 tsel_wr_select_ca_n = PHY_DRV_ODT_34_3;
Kever Yangfa437432017-02-22 16:56:35 +0800205 }
206
Jagan Tekifde7f452019-07-15 23:50:58 +0530207 if (params->base.odt == 1)
Kever Yangfa437432017-02-22 16:56:35 +0800208 tsel_rd_en = 1;
209 else
210 tsel_rd_en = 0;
211
212 tsel_wr_en = 0;
213 tsel_idle_en = 0;
214
215 /*
216 * phy_dq_tsel_select_X 24bits DENALI_PHY_6/134/262/390 offset_0
217 * sets termination values for read/idle cycles and drive strength
218 * for write cycles for DQ/DM
219 */
220 reg_value = tsel_rd_select_n | (tsel_rd_select_p << 0x4) |
Jagan Tekia5085ee2019-07-15 23:51:01 +0530221 (tsel_wr_select_dq_n << 8) | (tsel_wr_select_dq_p << 12) |
Kever Yangfa437432017-02-22 16:56:35 +0800222 (tsel_idle_select_n << 16) | (tsel_idle_select_p << 20);
223 clrsetbits_le32(&denali_phy[6], 0xffffff, reg_value);
224 clrsetbits_le32(&denali_phy[134], 0xffffff, reg_value);
225 clrsetbits_le32(&denali_phy[262], 0xffffff, reg_value);
226 clrsetbits_le32(&denali_phy[390], 0xffffff, reg_value);
227
228 /*
229 * phy_dqs_tsel_select_X 24bits DENALI_PHY_7/135/263/391 offset_0
230 * sets termination values for read/idle cycles and drive strength
231 * for write cycles for DQS
232 */
233 clrsetbits_le32(&denali_phy[7], 0xffffff, reg_value);
234 clrsetbits_le32(&denali_phy[135], 0xffffff, reg_value);
235 clrsetbits_le32(&denali_phy[263], 0xffffff, reg_value);
236 clrsetbits_le32(&denali_phy[391], 0xffffff, reg_value);
237
238 /* phy_adr_tsel_select_ 8bits DENALI_PHY_544/672/800 offset_0 */
Jagan Teki30bd86a2019-07-15 23:51:03 +0530239 reg_value = tsel_wr_select_ca_n | (tsel_wr_select_ca_p << 0x4);
Kever Yangfa437432017-02-22 16:56:35 +0800240 clrsetbits_le32(&denali_phy[544], 0xff, reg_value);
241 clrsetbits_le32(&denali_phy[672], 0xff, reg_value);
242 clrsetbits_le32(&denali_phy[800], 0xff, reg_value);
243
244 /* phy_pad_addr_drive 8bits DENALI_PHY_928 offset_0 */
245 clrsetbits_le32(&denali_phy[928], 0xff, reg_value);
246
247 /* phy_pad_rst_drive 8bits DENALI_PHY_937 offset_0 */
248 clrsetbits_le32(&denali_phy[937], 0xff, reg_value);
249
250 /* phy_pad_cke_drive 8bits DENALI_PHY_935 offset_0 */
251 clrsetbits_le32(&denali_phy[935], 0xff, reg_value);
252
253 /* phy_pad_cs_drive 8bits DENALI_PHY_939 offset_0 */
254 clrsetbits_le32(&denali_phy[939], 0xff, reg_value);
255
256 /* phy_pad_clk_drive 8bits DENALI_PHY_929 offset_0 */
257 clrsetbits_le32(&denali_phy[929], 0xff, reg_value);
258
259 /* phy_pad_fdbk_drive 23bit DENALI_PHY_924/925 */
260 clrsetbits_le32(&denali_phy[924], 0xff,
Jagan Tekia5085ee2019-07-15 23:51:01 +0530261 tsel_wr_select_dq_n | (tsel_wr_select_dq_p << 4));
Kever Yangfa437432017-02-22 16:56:35 +0800262 clrsetbits_le32(&denali_phy[925], 0xff,
263 tsel_rd_select_n | (tsel_rd_select_p << 4));
264
265 /* phy_dq_tsel_enable_X 3bits DENALI_PHY_5/133/261/389 offset_16 */
266 reg_value = (tsel_rd_en | (tsel_wr_en << 1) | (tsel_idle_en << 2))
267 << 16;
268 clrsetbits_le32(&denali_phy[5], 0x7 << 16, reg_value);
269 clrsetbits_le32(&denali_phy[133], 0x7 << 16, reg_value);
270 clrsetbits_le32(&denali_phy[261], 0x7 << 16, reg_value);
271 clrsetbits_le32(&denali_phy[389], 0x7 << 16, reg_value);
272
273 /* phy_dqs_tsel_enable_X 3bits DENALI_PHY_6/134/262/390 offset_24 */
274 reg_value = (tsel_rd_en | (tsel_wr_en << 1) | (tsel_idle_en << 2))
275 << 24;
276 clrsetbits_le32(&denali_phy[6], 0x7 << 24, reg_value);
277 clrsetbits_le32(&denali_phy[134], 0x7 << 24, reg_value);
278 clrsetbits_le32(&denali_phy[262], 0x7 << 24, reg_value);
279 clrsetbits_le32(&denali_phy[390], 0x7 << 24, reg_value);
280
281 /* phy_adr_tsel_enable_ 1bit DENALI_PHY_518/646/774 offset_8 */
282 reg_value = tsel_wr_en << 8;
283 clrsetbits_le32(&denali_phy[518], 0x1 << 8, reg_value);
284 clrsetbits_le32(&denali_phy[646], 0x1 << 8, reg_value);
285 clrsetbits_le32(&denali_phy[774], 0x1 << 8, reg_value);
286
287 /* phy_pad_addr_term tsel 1bit DENALI_PHY_933 offset_17 */
288 reg_value = tsel_wr_en << 17;
289 clrsetbits_le32(&denali_phy[933], 0x1 << 17, reg_value);
290 /*
291 * pad_rst/cke/cs/clk_term tsel 1bits
292 * DENALI_PHY_938/936/940/934 offset_17
293 */
294 clrsetbits_le32(&denali_phy[938], 0x1 << 17, reg_value);
295 clrsetbits_le32(&denali_phy[936], 0x1 << 17, reg_value);
296 clrsetbits_le32(&denali_phy[940], 0x1 << 17, reg_value);
297 clrsetbits_le32(&denali_phy[934], 0x1 << 17, reg_value);
298
299 /* phy_pad_fdbk_term 1bit DENALI_PHY_930 offset_17 */
300 clrsetbits_le32(&denali_phy[930], 0x1 << 17, reg_value);
301}
302
303static int phy_io_config(const struct chan_info *chan,
Jagan Tekifde7f452019-07-15 23:50:58 +0530304 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800305{
306 u32 *denali_phy = chan->publ->denali_phy;
307 u32 vref_mode_dq, vref_value_dq, vref_mode_ac, vref_value_ac;
308 u32 mode_sel;
309 u32 reg_value;
310 u32 drv_value, odt_value;
311 u32 speed;
312
313 /* vref setting */
Jagan Tekifde7f452019-07-15 23:50:58 +0530314 if (params->base.dramtype == LPDDR4) {
Kever Yangfa437432017-02-22 16:56:35 +0800315 /* LPDDR4 */
316 vref_mode_dq = 0x6;
317 vref_value_dq = 0x1f;
318 vref_mode_ac = 0x6;
319 vref_value_ac = 0x1f;
Jagan Tekifde7f452019-07-15 23:50:58 +0530320 } else if (params->base.dramtype == LPDDR3) {
321 if (params->base.odt == 1) {
Kever Yangfa437432017-02-22 16:56:35 +0800322 vref_mode_dq = 0x5; /* LPDDR3 ODT */
323 drv_value = (readl(&denali_phy[6]) >> 12) & 0xf;
324 odt_value = (readl(&denali_phy[6]) >> 4) & 0xf;
325 if (drv_value == PHY_DRV_ODT_48) {
326 switch (odt_value) {
327 case PHY_DRV_ODT_240:
328 vref_value_dq = 0x16;
329 break;
330 case PHY_DRV_ODT_120:
331 vref_value_dq = 0x26;
332 break;
333 case PHY_DRV_ODT_60:
334 vref_value_dq = 0x36;
335 break;
336 default:
337 debug("Invalid ODT value.\n");
338 return -EINVAL;
339 }
340 } else if (drv_value == PHY_DRV_ODT_40) {
341 switch (odt_value) {
342 case PHY_DRV_ODT_240:
343 vref_value_dq = 0x19;
344 break;
345 case PHY_DRV_ODT_120:
346 vref_value_dq = 0x23;
347 break;
348 case PHY_DRV_ODT_60:
349 vref_value_dq = 0x31;
350 break;
351 default:
352 debug("Invalid ODT value.\n");
353 return -EINVAL;
354 }
355 } else if (drv_value == PHY_DRV_ODT_34_3) {
356 switch (odt_value) {
357 case PHY_DRV_ODT_240:
358 vref_value_dq = 0x17;
359 break;
360 case PHY_DRV_ODT_120:
361 vref_value_dq = 0x20;
362 break;
363 case PHY_DRV_ODT_60:
364 vref_value_dq = 0x2e;
365 break;
366 default:
367 debug("Invalid ODT value.\n");
368 return -EINVAL;
369 }
370 } else {
371 debug("Invalid DRV value.\n");
372 return -EINVAL;
373 }
374 } else {
375 vref_mode_dq = 0x2; /* LPDDR3 */
376 vref_value_dq = 0x1f;
377 }
378 vref_mode_ac = 0x2;
379 vref_value_ac = 0x1f;
Jagan Tekifde7f452019-07-15 23:50:58 +0530380 } else if (params->base.dramtype == DDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800381 /* DDR3L */
382 vref_mode_dq = 0x1;
383 vref_value_dq = 0x1f;
384 vref_mode_ac = 0x1;
385 vref_value_ac = 0x1f;
386 } else {
387 debug("Unknown DRAM type.\n");
388 return -EINVAL;
389 }
390
391 reg_value = (vref_mode_dq << 9) | (0x1 << 8) | vref_value_dq;
392
393 /* PHY_913 PHY_PAD_VREF_CTRL_DQ_0 12bits offset_8 */
394 clrsetbits_le32(&denali_phy[913], 0xfff << 8, reg_value << 8);
395 /* PHY_914 PHY_PAD_VREF_CTRL_DQ_1 12bits offset_0 */
396 clrsetbits_le32(&denali_phy[914], 0xfff, reg_value);
397 /* PHY_914 PHY_PAD_VREF_CTRL_DQ_2 12bits offset_16 */
398 clrsetbits_le32(&denali_phy[914], 0xfff << 16, reg_value << 16);
399 /* PHY_915 PHY_PAD_VREF_CTRL_DQ_3 12bits offset_0 */
400 clrsetbits_le32(&denali_phy[915], 0xfff, reg_value);
401
402 reg_value = (vref_mode_ac << 9) | (0x1 << 8) | vref_value_ac;
403
404 /* PHY_915 PHY_PAD_VREF_CTRL_AC 12bits offset_16 */
405 clrsetbits_le32(&denali_phy[915], 0xfff << 16, reg_value << 16);
406
Jagan Tekifde7f452019-07-15 23:50:58 +0530407 if (params->base.dramtype == LPDDR4)
Kever Yangfa437432017-02-22 16:56:35 +0800408 mode_sel = 0x6;
Jagan Tekifde7f452019-07-15 23:50:58 +0530409 else if (params->base.dramtype == LPDDR3)
Kever Yangfa437432017-02-22 16:56:35 +0800410 mode_sel = 0x0;
Jagan Tekifde7f452019-07-15 23:50:58 +0530411 else if (params->base.dramtype == DDR3)
Kever Yangfa437432017-02-22 16:56:35 +0800412 mode_sel = 0x1;
413 else
414 return -EINVAL;
415
416 /* PHY_924 PHY_PAD_FDBK_DRIVE */
417 clrsetbits_le32(&denali_phy[924], 0x7 << 15, mode_sel << 15);
418 /* PHY_926 PHY_PAD_DATA_DRIVE */
419 clrsetbits_le32(&denali_phy[926], 0x7 << 6, mode_sel << 6);
420 /* PHY_927 PHY_PAD_DQS_DRIVE */
421 clrsetbits_le32(&denali_phy[927], 0x7 << 6, mode_sel << 6);
422 /* PHY_928 PHY_PAD_ADDR_DRIVE */
423 clrsetbits_le32(&denali_phy[928], 0x7 << 14, mode_sel << 14);
424 /* PHY_929 PHY_PAD_CLK_DRIVE */
425 clrsetbits_le32(&denali_phy[929], 0x7 << 14, mode_sel << 14);
426 /* PHY_935 PHY_PAD_CKE_DRIVE */
427 clrsetbits_le32(&denali_phy[935], 0x7 << 14, mode_sel << 14);
428 /* PHY_937 PHY_PAD_RST_DRIVE */
429 clrsetbits_le32(&denali_phy[937], 0x7 << 14, mode_sel << 14);
430 /* PHY_939 PHY_PAD_CS_DRIVE */
431 clrsetbits_le32(&denali_phy[939], 0x7 << 14, mode_sel << 14);
432
Kever Yangfa437432017-02-22 16:56:35 +0800433 /* speed setting */
Jagan Tekifde7f452019-07-15 23:50:58 +0530434 if (params->base.ddr_freq < 400)
Kever Yangfa437432017-02-22 16:56:35 +0800435 speed = 0x0;
Jagan Tekifde7f452019-07-15 23:50:58 +0530436 else if (params->base.ddr_freq < 800)
Kever Yangfa437432017-02-22 16:56:35 +0800437 speed = 0x1;
Jagan Tekifde7f452019-07-15 23:50:58 +0530438 else if (params->base.ddr_freq < 1200)
Kever Yangfa437432017-02-22 16:56:35 +0800439 speed = 0x2;
440 else
441 speed = 0x3;
442
443 /* PHY_924 PHY_PAD_FDBK_DRIVE */
444 clrsetbits_le32(&denali_phy[924], 0x3 << 21, speed << 21);
445 /* PHY_926 PHY_PAD_DATA_DRIVE */
446 clrsetbits_le32(&denali_phy[926], 0x3 << 9, speed << 9);
447 /* PHY_927 PHY_PAD_DQS_DRIVE */
448 clrsetbits_le32(&denali_phy[927], 0x3 << 9, speed << 9);
449 /* PHY_928 PHY_PAD_ADDR_DRIVE */
450 clrsetbits_le32(&denali_phy[928], 0x3 << 17, speed << 17);
451 /* PHY_929 PHY_PAD_CLK_DRIVE */
452 clrsetbits_le32(&denali_phy[929], 0x3 << 17, speed << 17);
453 /* PHY_935 PHY_PAD_CKE_DRIVE */
454 clrsetbits_le32(&denali_phy[935], 0x3 << 17, speed << 17);
455 /* PHY_937 PHY_PAD_RST_DRIVE */
456 clrsetbits_le32(&denali_phy[937], 0x3 << 17, speed << 17);
457 /* PHY_939 PHY_PAD_CS_DRIVE */
458 clrsetbits_le32(&denali_phy[939], 0x3 << 17, speed << 17);
459
460 return 0;
461}
462
463static int pctl_cfg(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530464 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800465{
466 u32 *denali_ctl = chan->pctl->denali_ctl;
467 u32 *denali_pi = chan->pi->denali_pi;
468 u32 *denali_phy = chan->publ->denali_phy;
Jagan Tekifde7f452019-07-15 23:50:58 +0530469 const u32 *params_ctl = params->pctl_regs.denali_ctl;
470 const u32 *params_phy = params->phy_regs.denali_phy;
Kever Yangfa437432017-02-22 16:56:35 +0800471 u32 tmp, tmp1, tmp2;
472 u32 pwrup_srefresh_exit;
473 int ret;
Philipp Tomsichfbecb942017-05-31 18:16:34 +0200474 const ulong timeout_ms = 200;
Kever Yangfa437432017-02-22 16:56:35 +0800475
476 /*
477 * work around controller bug:
478 * Do not program DRAM_CLASS until NO_PHY_IND_TRAIN_INT is programmed
479 */
480 copy_to_reg(&denali_ctl[1], &params_ctl[1],
481 sizeof(struct rk3399_ddr_pctl_regs) - 4);
482 writel(params_ctl[0], &denali_ctl[0]);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530483
Jagan Tekifde7f452019-07-15 23:50:58 +0530484 copy_to_reg(denali_pi, &params->pi_regs.denali_pi[0],
Kever Yangfa437432017-02-22 16:56:35 +0800485 sizeof(struct rk3399_ddr_pi_regs));
Jagan Teki3eaf5392019-07-15 23:50:57 +0530486
Kever Yangfa437432017-02-22 16:56:35 +0800487 /* rank count need to set for init */
Jagan Tekifde7f452019-07-15 23:50:58 +0530488 set_memory_map(chan, channel, params);
Kever Yangfa437432017-02-22 16:56:35 +0800489
Jagan Tekifde7f452019-07-15 23:50:58 +0530490 writel(params->phy_regs.denali_phy[910], &denali_phy[910]);
491 writel(params->phy_regs.denali_phy[911], &denali_phy[911]);
492 writel(params->phy_regs.denali_phy[912], &denali_phy[912]);
Kever Yangfa437432017-02-22 16:56:35 +0800493
494 pwrup_srefresh_exit = readl(&denali_ctl[68]) & PWRUP_SREFRESH_EXIT;
495 clrbits_le32(&denali_ctl[68], PWRUP_SREFRESH_EXIT);
496
497 /* PHY_DLL_RST_EN */
498 clrsetbits_le32(&denali_phy[957], 0x3 << 24, 1 << 24);
499
500 setbits_le32(&denali_pi[0], START);
501 setbits_le32(&denali_ctl[0], START);
502
Jagan Teki63f4d712019-07-15 23:50:56 +0530503 /* Waiting for phy DLL lock */
Kever Yangfa437432017-02-22 16:56:35 +0800504 while (1) {
505 tmp = readl(&denali_phy[920]);
506 tmp1 = readl(&denali_phy[921]);
507 tmp2 = readl(&denali_phy[922]);
508 if ((((tmp >> 16) & 0x1) == 0x1) &&
509 (((tmp1 >> 16) & 0x1) == 0x1) &&
510 (((tmp1 >> 0) & 0x1) == 0x1) &&
511 (((tmp2 >> 0) & 0x1) == 0x1))
512 break;
513 }
514
515 copy_to_reg(&denali_phy[896], &params_phy[896], (958 - 895) * 4);
516 copy_to_reg(&denali_phy[0], &params_phy[0], (90 - 0 + 1) * 4);
517 copy_to_reg(&denali_phy[128], &params_phy[128], (218 - 128 + 1) * 4);
518 copy_to_reg(&denali_phy[256], &params_phy[256], (346 - 256 + 1) * 4);
519 copy_to_reg(&denali_phy[384], &params_phy[384], (474 - 384 + 1) * 4);
520 copy_to_reg(&denali_phy[512], &params_phy[512], (549 - 512 + 1) * 4);
521 copy_to_reg(&denali_phy[640], &params_phy[640], (677 - 640 + 1) * 4);
522 copy_to_reg(&denali_phy[768], &params_phy[768], (805 - 768 + 1) * 4);
Jagan Tekifde7f452019-07-15 23:50:58 +0530523 set_ds_odt(chan, params);
Kever Yangfa437432017-02-22 16:56:35 +0800524
525 /*
526 * phy_dqs_tsel_wr_timing_X 8bits DENALI_PHY_84/212/340/468 offset_8
527 * dqs_tsel_wr_end[7:4] add Half cycle
528 */
529 tmp = (readl(&denali_phy[84]) >> 8) & 0xff;
530 clrsetbits_le32(&denali_phy[84], 0xff << 8, (tmp + 0x10) << 8);
531 tmp = (readl(&denali_phy[212]) >> 8) & 0xff;
532 clrsetbits_le32(&denali_phy[212], 0xff << 8, (tmp + 0x10) << 8);
533 tmp = (readl(&denali_phy[340]) >> 8) & 0xff;
534 clrsetbits_le32(&denali_phy[340], 0xff << 8, (tmp + 0x10) << 8);
535 tmp = (readl(&denali_phy[468]) >> 8) & 0xff;
536 clrsetbits_le32(&denali_phy[468], 0xff << 8, (tmp + 0x10) << 8);
537
538 /*
539 * phy_dqs_tsel_wr_timing_X 8bits DENALI_PHY_83/211/339/467 offset_8
540 * dq_tsel_wr_end[7:4] add Half cycle
541 */
542 tmp = (readl(&denali_phy[83]) >> 16) & 0xff;
543 clrsetbits_le32(&denali_phy[83], 0xff << 16, (tmp + 0x10) << 16);
544 tmp = (readl(&denali_phy[211]) >> 16) & 0xff;
545 clrsetbits_le32(&denali_phy[211], 0xff << 16, (tmp + 0x10) << 16);
546 tmp = (readl(&denali_phy[339]) >> 16) & 0xff;
547 clrsetbits_le32(&denali_phy[339], 0xff << 16, (tmp + 0x10) << 16);
548 tmp = (readl(&denali_phy[467]) >> 16) & 0xff;
549 clrsetbits_le32(&denali_phy[467], 0xff << 16, (tmp + 0x10) << 16);
550
Jagan Tekifde7f452019-07-15 23:50:58 +0530551 ret = phy_io_config(chan, params);
Kever Yangfa437432017-02-22 16:56:35 +0800552 if (ret)
553 return ret;
554
555 /* PHY_DLL_RST_EN */
556 clrsetbits_le32(&denali_phy[957], 0x3 << 24, 0x2 << 24);
557
Jagan Teki63f4d712019-07-15 23:50:56 +0530558 /* Waiting for PHY and DRAM init complete */
Philipp Tomsichfbecb942017-05-31 18:16:34 +0200559 tmp = get_timer(0);
560 do {
561 if (get_timer(tmp) > timeout_ms) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900562 pr_err("DRAM (%s): phy failed to lock within %ld ms\n",
Jagan Teki63f4d712019-07-15 23:50:56 +0530563 __func__, timeout_ms);
Kever Yangfa437432017-02-22 16:56:35 +0800564 return -ETIME;
Philipp Tomsichfbecb942017-05-31 18:16:34 +0200565 }
566 } while (!(readl(&denali_ctl[203]) & (1 << 3)));
567 debug("DRAM (%s): phy locked after %ld ms\n", __func__, get_timer(tmp));
Kever Yangfa437432017-02-22 16:56:35 +0800568
569 clrsetbits_le32(&denali_ctl[68], PWRUP_SREFRESH_EXIT,
570 pwrup_srefresh_exit);
571 return 0;
572}
573
574static void select_per_cs_training_index(const struct chan_info *chan,
575 u32 rank)
576{
577 u32 *denali_phy = chan->publ->denali_phy;
578
579 /* PHY_84 PHY_PER_CS_TRAINING_EN_0 1bit offset_16 */
Jagan Teki63f4d712019-07-15 23:50:56 +0530580 if ((readl(&denali_phy[84]) >> 16) & 1) {
Kever Yangfa437432017-02-22 16:56:35 +0800581 /*
582 * PHY_8/136/264/392
583 * phy_per_cs_training_index_X 1bit offset_24
584 */
585 clrsetbits_le32(&denali_phy[8], 0x1 << 24, rank << 24);
586 clrsetbits_le32(&denali_phy[136], 0x1 << 24, rank << 24);
587 clrsetbits_le32(&denali_phy[264], 0x1 << 24, rank << 24);
588 clrsetbits_le32(&denali_phy[392], 0x1 << 24, rank << 24);
589 }
590}
591
592static void override_write_leveling_value(const struct chan_info *chan)
593{
594 u32 *denali_ctl = chan->pctl->denali_ctl;
595 u32 *denali_phy = chan->publ->denali_phy;
596 u32 byte;
597
598 /* PHY_896 PHY_FREQ_SEL_MULTICAST_EN 1bit offset_0 */
599 setbits_le32(&denali_phy[896], 1);
600
601 /*
602 * PHY_8/136/264/392
603 * phy_per_cs_training_multicast_en_X 1bit offset_16
604 */
605 clrsetbits_le32(&denali_phy[8], 0x1 << 16, 1 << 16);
606 clrsetbits_le32(&denali_phy[136], 0x1 << 16, 1 << 16);
607 clrsetbits_le32(&denali_phy[264], 0x1 << 16, 1 << 16);
608 clrsetbits_le32(&denali_phy[392], 0x1 << 16, 1 << 16);
609
610 for (byte = 0; byte < 4; byte++)
611 clrsetbits_le32(&denali_phy[63 + (128 * byte)], 0xffff << 16,
612 0x200 << 16);
613
614 /* PHY_896 PHY_FREQ_SEL_MULTICAST_EN 1bit offset_0 */
615 clrbits_le32(&denali_phy[896], 1);
616
617 /* CTL_200 ctrlupd_req 1bit offset_8 */
618 clrsetbits_le32(&denali_ctl[200], 0x1 << 8, 0x1 << 8);
619}
620
621static int data_training_ca(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530622 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800623{
624 u32 *denali_pi = chan->pi->denali_pi;
625 u32 *denali_phy = chan->publ->denali_phy;
626 u32 i, tmp;
627 u32 obs_0, obs_1, obs_2, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530628 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800629
Jagan Teki01976ae2019-07-15 23:58:40 +0530630 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
631 writel(0x00003f7c, (&denali_pi[175]));
632
Kever Yangfa437432017-02-22 16:56:35 +0800633 for (i = 0; i < rank; i++) {
634 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530635
Kever Yangfa437432017-02-22 16:56:35 +0800636 /* PI_100 PI_CALVL_EN:RW:8:2 */
637 clrsetbits_le32(&denali_pi[100], 0x3 << 8, 0x2 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530638
Kever Yangfa437432017-02-22 16:56:35 +0800639 /* PI_92 PI_CALVL_REQ:WR:16:1,PI_CALVL_CS:RW:24:2 */
640 clrsetbits_le32(&denali_pi[92],
641 (0x1 << 16) | (0x3 << 24),
642 (0x1 << 16) | (i << 24));
643
644 /* Waiting for training complete */
645 while (1) {
646 /* PI_174 PI_INT_STATUS:RD:8:18 */
647 tmp = readl(&denali_pi[174]) >> 8;
648 /*
649 * check status obs
650 * PHY_532/660/789 phy_adr_calvl_obs1_:0:32
651 */
652 obs_0 = readl(&denali_phy[532]);
653 obs_1 = readl(&denali_phy[660]);
654 obs_2 = readl(&denali_phy[788]);
655 if (((obs_0 >> 30) & 0x3) ||
656 ((obs_1 >> 30) & 0x3) ||
657 ((obs_2 >> 30) & 0x3))
658 obs_err = 1;
659 if ((((tmp >> 11) & 0x1) == 0x1) &&
660 (((tmp >> 13) & 0x1) == 0x1) &&
661 (((tmp >> 5) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530662 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800663 break;
664 else if ((((tmp >> 5) & 0x1) == 0x1) ||
665 (obs_err == 1))
666 return -EIO;
667 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530668
Kever Yangfa437432017-02-22 16:56:35 +0800669 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
670 writel(0x00003f7c, (&denali_pi[175]));
671 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530672
Kever Yangfa437432017-02-22 16:56:35 +0800673 clrbits_le32(&denali_pi[100], 0x3 << 8);
674
675 return 0;
676}
677
678static int data_training_wl(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530679 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800680{
681 u32 *denali_pi = chan->pi->denali_pi;
682 u32 *denali_phy = chan->publ->denali_phy;
683 u32 i, tmp;
684 u32 obs_0, obs_1, obs_2, obs_3, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530685 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800686
Jagan Teki01976ae2019-07-15 23:58:40 +0530687 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
688 writel(0x00003f7c, (&denali_pi[175]));
689
Kever Yangfa437432017-02-22 16:56:35 +0800690 for (i = 0; i < rank; i++) {
691 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530692
Kever Yangfa437432017-02-22 16:56:35 +0800693 /* PI_60 PI_WRLVL_EN:RW:8:2 */
694 clrsetbits_le32(&denali_pi[60], 0x3 << 8, 0x2 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530695
Kever Yangfa437432017-02-22 16:56:35 +0800696 /* PI_59 PI_WRLVL_REQ:WR:8:1,PI_WRLVL_CS:RW:16:2 */
697 clrsetbits_le32(&denali_pi[59],
698 (0x1 << 8) | (0x3 << 16),
699 (0x1 << 8) | (i << 16));
700
701 /* Waiting for training complete */
702 while (1) {
703 /* PI_174 PI_INT_STATUS:RD:8:18 */
704 tmp = readl(&denali_pi[174]) >> 8;
705
706 /*
707 * check status obs, if error maybe can not
708 * get leveling done PHY_40/168/296/424
709 * phy_wrlvl_status_obs_X:0:13
710 */
711 obs_0 = readl(&denali_phy[40]);
712 obs_1 = readl(&denali_phy[168]);
713 obs_2 = readl(&denali_phy[296]);
714 obs_3 = readl(&denali_phy[424]);
715 if (((obs_0 >> 12) & 0x1) ||
716 ((obs_1 >> 12) & 0x1) ||
717 ((obs_2 >> 12) & 0x1) ||
718 ((obs_3 >> 12) & 0x1))
719 obs_err = 1;
720 if ((((tmp >> 10) & 0x1) == 0x1) &&
721 (((tmp >> 13) & 0x1) == 0x1) &&
722 (((tmp >> 4) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530723 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800724 break;
725 else if ((((tmp >> 4) & 0x1) == 0x1) ||
726 (obs_err == 1))
727 return -EIO;
728 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530729
Kever Yangfa437432017-02-22 16:56:35 +0800730 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
731 writel(0x00003f7c, (&denali_pi[175]));
732 }
733
734 override_write_leveling_value(chan);
735 clrbits_le32(&denali_pi[60], 0x3 << 8);
736
737 return 0;
738}
739
740static int data_training_rg(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530741 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800742{
743 u32 *denali_pi = chan->pi->denali_pi;
744 u32 *denali_phy = chan->publ->denali_phy;
745 u32 i, tmp;
746 u32 obs_0, obs_1, obs_2, obs_3, obs_err = 0;
Jagan Teki355490d2019-07-15 23:51:05 +0530747 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800748
Jagan Teki01976ae2019-07-15 23:58:40 +0530749 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
750 writel(0x00003f7c, (&denali_pi[175]));
751
Kever Yangfa437432017-02-22 16:56:35 +0800752 for (i = 0; i < rank; i++) {
753 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530754
Kever Yangfa437432017-02-22 16:56:35 +0800755 /* PI_80 PI_RDLVL_GATE_EN:RW:24:2 */
756 clrsetbits_le32(&denali_pi[80], 0x3 << 24, 0x2 << 24);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530757
Kever Yangfa437432017-02-22 16:56:35 +0800758 /*
759 * PI_74 PI_RDLVL_GATE_REQ:WR:16:1
760 * PI_RDLVL_CS:RW:24:2
761 */
762 clrsetbits_le32(&denali_pi[74],
763 (0x1 << 16) | (0x3 << 24),
764 (0x1 << 16) | (i << 24));
765
766 /* Waiting for training complete */
767 while (1) {
768 /* PI_174 PI_INT_STATUS:RD:8:18 */
769 tmp = readl(&denali_pi[174]) >> 8;
770
771 /*
772 * check status obs
773 * PHY_43/171/299/427
774 * PHY_GTLVL_STATUS_OBS_x:16:8
775 */
776 obs_0 = readl(&denali_phy[43]);
777 obs_1 = readl(&denali_phy[171]);
778 obs_2 = readl(&denali_phy[299]);
779 obs_3 = readl(&denali_phy[427]);
780 if (((obs_0 >> (16 + 6)) & 0x3) ||
781 ((obs_1 >> (16 + 6)) & 0x3) ||
782 ((obs_2 >> (16 + 6)) & 0x3) ||
783 ((obs_3 >> (16 + 6)) & 0x3))
784 obs_err = 1;
785 if ((((tmp >> 9) & 0x1) == 0x1) &&
786 (((tmp >> 13) & 0x1) == 0x1) &&
787 (((tmp >> 3) & 0x1) == 0x0) &&
Jagan Teki63f4d712019-07-15 23:50:56 +0530788 obs_err == 0)
Kever Yangfa437432017-02-22 16:56:35 +0800789 break;
790 else if ((((tmp >> 3) & 0x1) == 0x1) ||
791 (obs_err == 1))
792 return -EIO;
793 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530794
Kever Yangfa437432017-02-22 16:56:35 +0800795 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
796 writel(0x00003f7c, (&denali_pi[175]));
797 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530798
Kever Yangfa437432017-02-22 16:56:35 +0800799 clrbits_le32(&denali_pi[80], 0x3 << 24);
800
801 return 0;
802}
803
804static int data_training_rl(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530805 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800806{
807 u32 *denali_pi = chan->pi->denali_pi;
808 u32 i, tmp;
Jagan Teki355490d2019-07-15 23:51:05 +0530809 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800810
Jagan Teki01976ae2019-07-15 23:58:40 +0530811 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
812 writel(0x00003f7c, (&denali_pi[175]));
813
Kever Yangfa437432017-02-22 16:56:35 +0800814 for (i = 0; i < rank; i++) {
815 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530816
Kever Yangfa437432017-02-22 16:56:35 +0800817 /* PI_80 PI_RDLVL_EN:RW:16:2 */
818 clrsetbits_le32(&denali_pi[80], 0x3 << 16, 0x2 << 16);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530819
Kever Yangfa437432017-02-22 16:56:35 +0800820 /* PI_74 PI_RDLVL_REQ:WR:8:1,PI_RDLVL_CS:RW:24:2 */
821 clrsetbits_le32(&denali_pi[74],
822 (0x1 << 8) | (0x3 << 24),
823 (0x1 << 8) | (i << 24));
824
825 /* Waiting for training complete */
826 while (1) {
827 /* PI_174 PI_INT_STATUS:RD:8:18 */
828 tmp = readl(&denali_pi[174]) >> 8;
829
830 /*
831 * make sure status obs not report error bit
832 * PHY_46/174/302/430
833 * phy_rdlvl_status_obs_X:16:8
834 */
835 if ((((tmp >> 8) & 0x1) == 0x1) &&
836 (((tmp >> 13) & 0x1) == 0x1) &&
837 (((tmp >> 2) & 0x1) == 0x0))
838 break;
839 else if (((tmp >> 2) & 0x1) == 0x1)
840 return -EIO;
841 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530842
Kever Yangfa437432017-02-22 16:56:35 +0800843 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
844 writel(0x00003f7c, (&denali_pi[175]));
845 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530846
Kever Yangfa437432017-02-22 16:56:35 +0800847 clrbits_le32(&denali_pi[80], 0x3 << 16);
848
849 return 0;
850}
851
852static int data_training_wdql(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530853 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +0800854{
855 u32 *denali_pi = chan->pi->denali_pi;
856 u32 i, tmp;
Jagan Teki355490d2019-07-15 23:51:05 +0530857 u32 rank = params->ch[channel].cap_info.rank;
Kever Yangfa437432017-02-22 16:56:35 +0800858
Jagan Teki01976ae2019-07-15 23:58:40 +0530859 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
860 writel(0x00003f7c, (&denali_pi[175]));
861
Kever Yangfa437432017-02-22 16:56:35 +0800862 for (i = 0; i < rank; i++) {
863 select_per_cs_training_index(chan, i);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530864
Kever Yangfa437432017-02-22 16:56:35 +0800865 /*
866 * disable PI_WDQLVL_VREF_EN before wdq leveling?
867 * PI_181 PI_WDQLVL_VREF_EN:RW:8:1
868 */
869 clrbits_le32(&denali_pi[181], 0x1 << 8);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530870
Kever Yangfa437432017-02-22 16:56:35 +0800871 /* PI_124 PI_WDQLVL_EN:RW:16:2 */
872 clrsetbits_le32(&denali_pi[124], 0x3 << 16, 0x2 << 16);
Jagan Teki3eaf5392019-07-15 23:50:57 +0530873
Kever Yangfa437432017-02-22 16:56:35 +0800874 /* PI_121 PI_WDQLVL_REQ:WR:8:1,PI_WDQLVL_CS:RW:16:2 */
875 clrsetbits_le32(&denali_pi[121],
876 (0x1 << 8) | (0x3 << 16),
877 (0x1 << 8) | (i << 16));
878
879 /* Waiting for training complete */
880 while (1) {
881 /* PI_174 PI_INT_STATUS:RD:8:18 */
882 tmp = readl(&denali_pi[174]) >> 8;
883 if ((((tmp >> 12) & 0x1) == 0x1) &&
884 (((tmp >> 13) & 0x1) == 0x1) &&
885 (((tmp >> 6) & 0x1) == 0x0))
886 break;
887 else if (((tmp >> 6) & 0x1) == 0x1)
888 return -EIO;
889 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530890
Kever Yangfa437432017-02-22 16:56:35 +0800891 /* clear interrupt,PI_175 PI_INT_ACK:WR:0:17 */
892 writel(0x00003f7c, (&denali_pi[175]));
893 }
Jagan Teki3eaf5392019-07-15 23:50:57 +0530894
Kever Yangfa437432017-02-22 16:56:35 +0800895 clrbits_le32(&denali_pi[124], 0x3 << 16);
896
897 return 0;
898}
899
900static int data_training(const struct chan_info *chan, u32 channel,
Jagan Tekifde7f452019-07-15 23:50:58 +0530901 const struct rk3399_sdram_params *params,
Kever Yangfa437432017-02-22 16:56:35 +0800902 u32 training_flag)
903{
904 u32 *denali_phy = chan->publ->denali_phy;
Jagan Teki02fad6f2019-07-15 23:58:39 +0530905 int ret;
Kever Yangfa437432017-02-22 16:56:35 +0800906
907 /* PHY_927 PHY_PAD_DQS_DRIVE RPULL offset_22 */
908 setbits_le32(&denali_phy[927], (1 << 22));
909
910 if (training_flag == PI_FULL_TRAINING) {
Jagan Tekifde7f452019-07-15 23:50:58 +0530911 if (params->base.dramtype == LPDDR4) {
Kever Yangfa437432017-02-22 16:56:35 +0800912 training_flag = PI_CA_TRAINING | PI_WRITE_LEVELING |
913 PI_READ_GATE_TRAINING |
914 PI_READ_LEVELING | PI_WDQ_LEVELING;
Jagan Tekifde7f452019-07-15 23:50:58 +0530915 } else if (params->base.dramtype == LPDDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800916 training_flag = PI_CA_TRAINING | PI_WRITE_LEVELING |
917 PI_READ_GATE_TRAINING;
Jagan Tekifde7f452019-07-15 23:50:58 +0530918 } else if (params->base.dramtype == DDR3) {
Kever Yangfa437432017-02-22 16:56:35 +0800919 training_flag = PI_WRITE_LEVELING |
920 PI_READ_GATE_TRAINING |
921 PI_READ_LEVELING;
922 }
923 }
924
925 /* ca training(LPDDR4,LPDDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +0530926 if ((training_flag & PI_CA_TRAINING) == PI_CA_TRAINING) {
927 ret = data_training_ca(chan, channel, params);
928 if (ret < 0) {
929 debug("%s: data training ca failed\n", __func__);
930 return ret;
931 }
932 }
Kever Yangfa437432017-02-22 16:56:35 +0800933
934 /* write leveling(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +0530935 if ((training_flag & PI_WRITE_LEVELING) == PI_WRITE_LEVELING) {
936 ret = data_training_wl(chan, channel, params);
937 if (ret < 0) {
938 debug("%s: data training wl failed\n", __func__);
939 return ret;
940 }
941 }
Kever Yangfa437432017-02-22 16:56:35 +0800942
943 /* read gate training(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +0530944 if ((training_flag & PI_READ_GATE_TRAINING) == PI_READ_GATE_TRAINING) {
945 ret = data_training_rg(chan, channel, params);
946 if (ret < 0) {
947 debug("%s: data training rg failed\n", __func__);
948 return ret;
949 }
950 }
Kever Yangfa437432017-02-22 16:56:35 +0800951
952 /* read leveling(LPDDR4,LPDDR3,DDR3 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +0530953 if ((training_flag & PI_READ_LEVELING) == PI_READ_LEVELING) {
954 ret = data_training_rl(chan, channel, params);
955 if (ret < 0) {
956 debug("%s: data training rl failed\n", __func__);
957 return ret;
958 }
959 }
Kever Yangfa437432017-02-22 16:56:35 +0800960
961 /* wdq leveling(LPDDR4 support) */
Jagan Teki02fad6f2019-07-15 23:58:39 +0530962 if ((training_flag & PI_WDQ_LEVELING) == PI_WDQ_LEVELING) {
963 ret = data_training_wdql(chan, channel, params);
964 if (ret < 0) {
965 debug("%s: data training wdql failed\n", __func__);
966 return ret;
967 }
968 }
Kever Yangfa437432017-02-22 16:56:35 +0800969
970 /* PHY_927 PHY_PAD_DQS_DRIVE RPULL offset_22 */
971 clrbits_le32(&denali_phy[927], (1 << 22));
972
973 return 0;
974}
975
976static void set_ddrconfig(const struct chan_info *chan,
Jagan Tekifde7f452019-07-15 23:50:58 +0530977 const struct rk3399_sdram_params *params,
Kever Yangfa437432017-02-22 16:56:35 +0800978 unsigned char channel, u32 ddrconfig)
979{
980 /* only need to set ddrconfig */
981 struct rk3399_msch_regs *ddr_msch_regs = chan->msch;
982 unsigned int cs0_cap = 0;
983 unsigned int cs1_cap = 0;
984
Jagan Teki355490d2019-07-15 23:51:05 +0530985 cs0_cap = (1 << (params->ch[channel].cap_info.cs0_row
986 + params->ch[channel].cap_info.col
987 + params->ch[channel].cap_info.bk
988 + params->ch[channel].cap_info.bw - 20));
989 if (params->ch[channel].cap_info.rank > 1)
990 cs1_cap = cs0_cap >> (params->ch[channel].cap_info.cs0_row
991 - params->ch[channel].cap_info.cs1_row);
992 if (params->ch[channel].cap_info.row_3_4) {
Kever Yangfa437432017-02-22 16:56:35 +0800993 cs0_cap = cs0_cap * 3 / 4;
994 cs1_cap = cs1_cap * 3 / 4;
995 }
996
997 writel(ddrconfig | (ddrconfig << 8), &ddr_msch_regs->ddrconf);
998 writel(((cs0_cap / 32) & 0xff) | (((cs1_cap / 32) & 0xff) << 8),
999 &ddr_msch_regs->ddrsize);
1000}
1001
1002static void dram_all_config(struct dram_info *dram,
Jagan Tekifde7f452019-07-15 23:50:58 +05301003 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001004{
1005 u32 sys_reg = 0;
1006 unsigned int channel, idx;
1007
Jagan Tekifde7f452019-07-15 23:50:58 +05301008 sys_reg |= params->base.dramtype << SYS_REG_DDRTYPE_SHIFT;
1009 sys_reg |= (params->base.num_channels - 1) << SYS_REG_NUM_CH_SHIFT;
Jagan Teki3eaf5392019-07-15 23:50:57 +05301010
Kever Yangfa437432017-02-22 16:56:35 +08001011 for (channel = 0, idx = 0;
Jagan Tekifde7f452019-07-15 23:50:58 +05301012 (idx < params->base.num_channels) && (channel < 2);
Kever Yangfa437432017-02-22 16:56:35 +08001013 channel++) {
Jagan Tekifde7f452019-07-15 23:50:58 +05301014 const struct rk3399_sdram_channel *info = &params->ch[channel];
Kever Yangfa437432017-02-22 16:56:35 +08001015 struct rk3399_msch_regs *ddr_msch_regs;
1016 const struct rk3399_msch_timings *noc_timing;
1017
Jagan Teki355490d2019-07-15 23:51:05 +05301018 if (params->ch[channel].cap_info.col == 0)
Kever Yangfa437432017-02-22 16:56:35 +08001019 continue;
1020 idx++;
Jagan Teki355490d2019-07-15 23:51:05 +05301021 sys_reg |= info->cap_info.row_3_4 <<
1022 SYS_REG_ROW_3_4_SHIFT(channel);
Kever Yangfa437432017-02-22 16:56:35 +08001023 sys_reg |= 1 << SYS_REG_CHINFO_SHIFT(channel);
Jagan Teki355490d2019-07-15 23:51:05 +05301024 sys_reg |= (info->cap_info.rank - 1) <<
1025 SYS_REG_RANK_SHIFT(channel);
1026 sys_reg |= (info->cap_info.col - 9) <<
1027 SYS_REG_COL_SHIFT(channel);
1028 sys_reg |= info->cap_info.bk == 3 ? 0 : 1 <<
1029 SYS_REG_BK_SHIFT(channel);
1030 sys_reg |= (info->cap_info.cs0_row - 13) <<
Jagan Teki63f4d712019-07-15 23:50:56 +05301031 SYS_REG_CS0_ROW_SHIFT(channel);
Jagan Teki355490d2019-07-15 23:51:05 +05301032 sys_reg |= (info->cap_info.cs1_row - 13) <<
Jagan Teki63f4d712019-07-15 23:50:56 +05301033 SYS_REG_CS1_ROW_SHIFT(channel);
Jagan Teki355490d2019-07-15 23:51:05 +05301034 sys_reg |= (2 >> info->cap_info.bw) <<
1035 SYS_REG_BW_SHIFT(channel);
1036 sys_reg |= (2 >> info->cap_info.dbw) <<
1037 SYS_REG_DBW_SHIFT(channel);
Kever Yangfa437432017-02-22 16:56:35 +08001038
1039 ddr_msch_regs = dram->chan[channel].msch;
Jagan Tekifde7f452019-07-15 23:50:58 +05301040 noc_timing = &params->ch[channel].noc_timings;
Kever Yangfa437432017-02-22 16:56:35 +08001041 writel(noc_timing->ddrtiminga0,
1042 &ddr_msch_regs->ddrtiminga0);
1043 writel(noc_timing->ddrtimingb0,
1044 &ddr_msch_regs->ddrtimingb0);
1045 writel(noc_timing->ddrtimingc0,
1046 &ddr_msch_regs->ddrtimingc0);
1047 writel(noc_timing->devtodev0,
1048 &ddr_msch_regs->devtodev0);
1049 writel(noc_timing->ddrmode,
1050 &ddr_msch_regs->ddrmode);
1051
1052 /* rank 1 memory clock disable (dfi_dram_clk_disable = 1) */
Jagan Teki355490d2019-07-15 23:51:05 +05301053 if (params->ch[channel].cap_info.rank == 1)
Kever Yangfa437432017-02-22 16:56:35 +08001054 setbits_le32(&dram->chan[channel].pctl->denali_ctl[276],
1055 1 << 17);
1056 }
1057
1058 writel(sys_reg, &dram->pmugrf->os_reg2);
1059 rk_clrsetreg(&dram->pmusgrf->soc_con4, 0x1f << 10,
Jagan Tekifde7f452019-07-15 23:50:58 +05301060 params->base.stride << 10);
Kever Yangfa437432017-02-22 16:56:35 +08001061
1062 /* reboot hold register set */
1063 writel(PRESET_SGRF_HOLD(0) | PRESET_GPIO0_HOLD(1) |
1064 PRESET_GPIO1_HOLD(1),
1065 &dram->pmucru->pmucru_rstnhold_con[1]);
1066 clrsetbits_le32(&dram->cru->glb_rst_con, 0x3, 0x3);
1067}
1068
1069static int switch_to_phy_index1(struct dram_info *dram,
Jagan Tekifde7f452019-07-15 23:50:58 +05301070 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001071{
1072 u32 channel;
1073 u32 *denali_phy;
Jagan Tekifde7f452019-07-15 23:50:58 +05301074 u32 ch_count = params->base.num_channels;
Kever Yangfa437432017-02-22 16:56:35 +08001075 int ret;
1076 int i = 0;
1077
1078 writel(RK_CLRSETBITS(0x03 << 4 | 1 << 2 | 1,
1079 1 << 4 | 1 << 2 | 1),
1080 &dram->cic->cic_ctrl0);
1081 while (!(readl(&dram->cic->cic_status0) & (1 << 2))) {
1082 mdelay(10);
1083 i++;
1084 if (i > 10) {
1085 debug("index1 frequency change overtime\n");
1086 return -ETIME;
1087 }
1088 }
1089
1090 i = 0;
1091 writel(RK_CLRSETBITS(1 << 1, 1 << 1), &dram->cic->cic_ctrl0);
1092 while (!(readl(&dram->cic->cic_status0) & (1 << 0))) {
1093 mdelay(10);
Heinrich Schuchardt2ebc80e2018-03-18 12:10:55 +01001094 i++;
Kever Yangfa437432017-02-22 16:56:35 +08001095 if (i > 10) {
1096 debug("index1 frequency done overtime\n");
1097 return -ETIME;
1098 }
1099 }
1100
1101 for (channel = 0; channel < ch_count; channel++) {
1102 denali_phy = dram->chan[channel].publ->denali_phy;
1103 clrsetbits_le32(&denali_phy[896], (0x3 << 8) | 1, 1 << 8);
1104 ret = data_training(&dram->chan[channel], channel,
Jagan Tekifde7f452019-07-15 23:50:58 +05301105 params, PI_FULL_TRAINING);
Jagan Teki02fad6f2019-07-15 23:58:39 +05301106 if (ret < 0) {
Kever Yangfa437432017-02-22 16:56:35 +08001107 debug("index1 training failed\n");
1108 return ret;
1109 }
1110 }
1111
1112 return 0;
1113}
1114
1115static int sdram_init(struct dram_info *dram,
Jagan Tekifde7f452019-07-15 23:50:58 +05301116 const struct rk3399_sdram_params *params)
Kever Yangfa437432017-02-22 16:56:35 +08001117{
Jagan Tekifde7f452019-07-15 23:50:58 +05301118 unsigned char dramtype = params->base.dramtype;
1119 unsigned int ddr_freq = params->base.ddr_freq;
Kever Yangfa437432017-02-22 16:56:35 +08001120 int channel;
Jagan Tekid4b4bb42019-07-15 23:50:59 +05301121 int ret;
Kever Yangfa437432017-02-22 16:56:35 +08001122
1123 debug("Starting SDRAM initialization...\n");
1124
Philipp Tomsichfcb21582017-05-31 18:16:35 +02001125 if ((dramtype == DDR3 && ddr_freq > 933) ||
Kever Yangfa437432017-02-22 16:56:35 +08001126 (dramtype == LPDDR3 && ddr_freq > 933) ||
1127 (dramtype == LPDDR4 && ddr_freq > 800)) {
1128 debug("SDRAM frequency is to high!");
1129 return -E2BIG;
1130 }
1131
1132 for (channel = 0; channel < 2; channel++) {
1133 const struct chan_info *chan = &dram->chan[channel];
1134 struct rk3399_ddr_publ_regs *publ = chan->publ;
1135
1136 phy_dll_bypass_set(publ, ddr_freq);
1137
Jagan Tekifde7f452019-07-15 23:50:58 +05301138 if (channel >= params->base.num_channels)
Kever Yangfa437432017-02-22 16:56:35 +08001139 continue;
1140
Jagan Tekid4b4bb42019-07-15 23:50:59 +05301141 ret = pctl_cfg(chan, channel, params);
1142 if (ret < 0) {
1143 printf("%s: pctl config failed\n", __func__);
1144 return ret;
Kever Yangfa437432017-02-22 16:56:35 +08001145 }
1146
1147 /* LPDDR2/LPDDR3 need to wait DAI complete, max 10us */
1148 if (dramtype == LPDDR3)
1149 udelay(10);
1150
Jagan Tekifde7f452019-07-15 23:50:58 +05301151 if (data_training(chan, channel, params, PI_FULL_TRAINING)) {
Jagan Teki02fad6f2019-07-15 23:58:39 +05301152 printf("%s: data training failed\n", __func__);
Kever Yangfa437432017-02-22 16:56:35 +08001153 return -EIO;
1154 }
1155
Jagan Tekifde7f452019-07-15 23:50:58 +05301156 set_ddrconfig(chan, params, channel,
Jagan Teki355490d2019-07-15 23:51:05 +05301157 params->ch[channel].cap_info.ddrconfig);
Kever Yangfa437432017-02-22 16:56:35 +08001158 }
Jagan Tekifde7f452019-07-15 23:50:58 +05301159 dram_all_config(dram, params);
1160 switch_to_phy_index1(dram, params);
Kever Yangfa437432017-02-22 16:56:35 +08001161
1162 debug("Finish SDRAM initialization...\n");
1163 return 0;
1164}
1165
1166static int rk3399_dmc_ofdata_to_platdata(struct udevice *dev)
1167{
1168#if !CONFIG_IS_ENABLED(OF_PLATDATA)
1169 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
Kever Yangfa437432017-02-22 16:56:35 +08001170 int ret;
1171
Philipp Tomsich8f1034e2017-06-07 18:46:03 +02001172 ret = dev_read_u32_array(dev, "rockchip,sdram-params",
1173 (u32 *)&plat->sdram_params,
1174 sizeof(plat->sdram_params) / sizeof(u32));
Kever Yangfa437432017-02-22 16:56:35 +08001175 if (ret) {
1176 printf("%s: Cannot read rockchip,sdram-params %d\n",
1177 __func__, ret);
1178 return ret;
1179 }
Masahiro Yamadad3581232018-04-19 12:14:03 +09001180 ret = regmap_init_mem(dev_ofnode(dev), &plat->map);
Kever Yangfa437432017-02-22 16:56:35 +08001181 if (ret)
1182 printf("%s: regmap failed %d\n", __func__, ret);
1183
1184#endif
1185 return 0;
1186}
1187
1188#if CONFIG_IS_ENABLED(OF_PLATDATA)
1189static int conv_of_platdata(struct udevice *dev)
1190{
1191 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
1192 struct dtd_rockchip_rk3399_dmc *dtplat = &plat->dtplat;
1193 int ret;
1194
1195 ret = regmap_init_mem_platdata(dev, dtplat->reg,
Jagan Teki63f4d712019-07-15 23:50:56 +05301196 ARRAY_SIZE(dtplat->reg) / 2,
1197 &plat->map);
Kever Yangfa437432017-02-22 16:56:35 +08001198 if (ret)
1199 return ret;
1200
1201 return 0;
1202}
1203#endif
1204
1205static int rk3399_dmc_init(struct udevice *dev)
1206{
1207 struct dram_info *priv = dev_get_priv(dev);
1208 struct rockchip_dmc_plat *plat = dev_get_platdata(dev);
1209 int ret;
1210#if !CONFIG_IS_ENABLED(OF_PLATDATA)
1211 struct rk3399_sdram_params *params = &plat->sdram_params;
1212#else
1213 struct dtd_rockchip_rk3399_dmc *dtplat = &plat->dtplat;
1214 struct rk3399_sdram_params *params =
1215 (void *)dtplat->rockchip_sdram_params;
1216
1217 ret = conv_of_platdata(dev);
1218 if (ret)
1219 return ret;
1220#endif
1221
1222 priv->cic = syscon_get_first_range(ROCKCHIP_SYSCON_CIC);
1223 priv->pmugrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUGRF);
1224 priv->pmusgrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUSGRF);
1225 priv->pmucru = rockchip_get_pmucru();
1226 priv->cru = rockchip_get_cru();
1227 priv->chan[0].pctl = regmap_get_range(plat->map, 0);
1228 priv->chan[0].pi = regmap_get_range(plat->map, 1);
1229 priv->chan[0].publ = regmap_get_range(plat->map, 2);
1230 priv->chan[0].msch = regmap_get_range(plat->map, 3);
1231 priv->chan[1].pctl = regmap_get_range(plat->map, 4);
1232 priv->chan[1].pi = regmap_get_range(plat->map, 5);
1233 priv->chan[1].publ = regmap_get_range(plat->map, 6);
1234 priv->chan[1].msch = regmap_get_range(plat->map, 7);
1235
1236 debug("con reg %p %p %p %p %p %p %p %p\n",
1237 priv->chan[0].pctl, priv->chan[0].pi,
1238 priv->chan[0].publ, priv->chan[0].msch,
1239 priv->chan[1].pctl, priv->chan[1].pi,
1240 priv->chan[1].publ, priv->chan[1].msch);
1241 debug("cru %p, cic %p, grf %p, sgrf %p, pmucru %p\n", priv->cru,
1242 priv->cic, priv->pmugrf, priv->pmusgrf, priv->pmucru);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301243
Kever Yangfa437432017-02-22 16:56:35 +08001244#if CONFIG_IS_ENABLED(OF_PLATDATA)
1245 ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->ddr_clk);
1246#else
1247 ret = clk_get_by_index(dev, 0, &priv->ddr_clk);
1248#endif
1249 if (ret) {
1250 printf("%s clk get failed %d\n", __func__, ret);
1251 return ret;
1252 }
Jagan Teki3eaf5392019-07-15 23:50:57 +05301253
Kever Yangfa437432017-02-22 16:56:35 +08001254 ret = clk_set_rate(&priv->ddr_clk, params->base.ddr_freq * MHz);
1255 if (ret < 0) {
1256 printf("%s clk set failed %d\n", __func__, ret);
1257 return ret;
1258 }
Jagan Teki3eaf5392019-07-15 23:50:57 +05301259
Kever Yangfa437432017-02-22 16:56:35 +08001260 ret = sdram_init(priv, params);
1261 if (ret < 0) {
Jagan Teki3eaf5392019-07-15 23:50:57 +05301262 printf("%s DRAM init failed %d\n", __func__, ret);
Kever Yangfa437432017-02-22 16:56:35 +08001263 return ret;
1264 }
1265
1266 return 0;
1267}
1268#endif
1269
Kever Yangfa437432017-02-22 16:56:35 +08001270static int rk3399_dmc_probe(struct udevice *dev)
1271{
Kever Yang82763342019-04-01 17:20:53 +08001272#if defined(CONFIG_TPL_BUILD) || \
1273 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001274 if (rk3399_dmc_init(dev))
1275 return 0;
1276#else
1277 struct dram_info *priv = dev_get_priv(dev);
1278
1279 priv->pmugrf = syscon_get_first_range(ROCKCHIP_SYSCON_PMUGRF);
Jagan Teki3eaf5392019-07-15 23:50:57 +05301280 debug("%s: pmugrf = %p\n", __func__, priv->pmugrf);
Kever Yang7805cdf2017-06-23 16:11:06 +08001281 priv->info.base = CONFIG_SYS_SDRAM_BASE;
Jagan Teki63f4d712019-07-15 23:50:56 +05301282 priv->info.size =
1283 rockchip_sdram_size((phys_addr_t)&priv->pmugrf->os_reg2);
Kever Yangfa437432017-02-22 16:56:35 +08001284#endif
1285 return 0;
1286}
1287
1288static int rk3399_dmc_get_info(struct udevice *dev, struct ram_info *info)
1289{
1290 struct dram_info *priv = dev_get_priv(dev);
1291
Kever Yang76e16932017-04-19 16:01:14 +08001292 *info = priv->info;
Kever Yangfa437432017-02-22 16:56:35 +08001293
1294 return 0;
1295}
1296
1297static struct ram_ops rk3399_dmc_ops = {
1298 .get_info = rk3399_dmc_get_info,
1299};
1300
Kever Yangfa437432017-02-22 16:56:35 +08001301static const struct udevice_id rk3399_dmc_ids[] = {
1302 { .compatible = "rockchip,rk3399-dmc" },
1303 { }
1304};
1305
1306U_BOOT_DRIVER(dmc_rk3399) = {
1307 .name = "rockchip_rk3399_dmc",
1308 .id = UCLASS_RAM,
1309 .of_match = rk3399_dmc_ids,
1310 .ops = &rk3399_dmc_ops,
Kever Yang82763342019-04-01 17:20:53 +08001311#if defined(CONFIG_TPL_BUILD) || \
1312 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001313 .ofdata_to_platdata = rk3399_dmc_ofdata_to_platdata,
1314#endif
1315 .probe = rk3399_dmc_probe,
Kever Yangfa437432017-02-22 16:56:35 +08001316 .priv_auto_alloc_size = sizeof(struct dram_info),
Kever Yang82763342019-04-01 17:20:53 +08001317#if defined(CONFIG_TPL_BUILD) || \
1318 (!defined(CONFIG_TPL) && defined(CONFIG_SPL_BUILD))
Kever Yangfa437432017-02-22 16:56:35 +08001319 .platdata_auto_alloc_size = sizeof(struct rockchip_dmc_plat),
1320#endif
1321};