blob: bec8d67dad0fd238368f709d237f637fda33cea9 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk281e00a2004-08-01 22:48:16 +00002/*
Marek Vasuta7bebf82022-04-13 04:15:29 +02003 * dm9000.c: Version 1.2 12/15/2003
4 *
5 * A Davicom DM9000 ISA NIC fast Ethernet driver for Linux.
6 * Copyright (C) 1997 Sten Wang
7 *
8 * (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
9 *
10 * V0.11 06/20/2001 REG_0A bit3=1, default enable BP with DA match
11 * 06/22/2001 Support DM9801 progrmming
12 * E3: R25 = ((R24 + NF) & 0x00ff) | 0xf000
13 * E4: R25 = ((R24 + NF) & 0x00ff) | 0xc200
14 * R17 = (R17 & 0xfff0) | NF + 3
15 * E5: R25 = ((R24 + NF - 3) & 0x00ff) | 0xc200
16 * R17 = (R17 & 0xfff0) | NF
17 *
18 * v1.00 modify by simon 2001.9.5
19 * change for kernel 2.4.x
20 *
21 * v1.1 11/09/2001 fix force mode bug
22 *
23 * v1.2 03/18/2003 Weilun Huang <weilun_huang@davicom.com.tw>:
24 * Fixed phy reset.
25 * Added tx/rx 32 bit mode.
26 * Cleaned up for kernel merge.
27 *
28 * --------------------------------------
29 *
30 * 12/15/2003 Initial port to u-boot by
31 * Sascha Hauer <saschahauer@web.de>
32 *
33 * 06/03/2008 Remy Bohmer <linux@bohmer.net>
34 * - Fixed the driver to work with DM9000A.
35 * (check on ISR receive status bit before reading the
36 * FIFO as described in DM9000 programming guide and
37 * application notes)
38 * - Added autodetect of databus width.
39 * - Made debug code compile again.
40 * - Adapt eth_send such that it matches the DM9000*
41 * application notes. Needed to make it work properly
42 * for DM9000A.
43 * - Adapted reset procedure to match DM9000 application
44 * notes (i.e. double reset)
45 * - some minor code cleanups
46 * These changes are tested with DM9000{A,EP,E} together
47 * with a 200MHz Atmel AT91SAM9261 core
48 *
49 * TODO: external MII is not functional, only internal at the moment.
50 */
wdenk281e00a2004-08-01 22:48:16 +000051
52#include <common.h>
53#include <command.h>
Marek Vasut41e10be2022-04-13 04:15:37 +020054#include <dm.h>
Marek Vasut39280552022-04-13 04:15:32 +020055#include <malloc.h>
wdenk281e00a2004-08-01 22:48:16 +000056#include <net.h>
57#include <asm/io.h>
Simon Glassc05ed002020-05-10 11:40:11 -060058#include <linux/delay.h>
wdenk281e00a2004-08-01 22:48:16 +000059
wdenk281e00a2004-08-01 22:48:16 +000060#include "dm9000x.h"
61
wdenk281e00a2004-08-01 22:48:16 +000062/* Structure/enum declaration ------------------------------- */
Marek Vasut8371edd2022-04-13 04:15:31 +020063struct dm9000_priv {
wdenk281e00a2004-08-01 22:48:16 +000064 u32 runt_length_counter; /* counter: RX length < 64byte */
65 u32 long_length_counter; /* counter: RX length > 1514byte */
66 u32 reset_counter; /* counter: RESET */
67 u32 reset_tx_timeout; /* RESET caused by TX Timeout */
68 u32 reset_rx_status; /* RESET caused by RX Statsus wrong */
69 u16 tx_pkt_cnt;
70 u16 queue_start_addr;
71 u16 dbug_cnt;
72 u8 phy_addr;
73 u8 device_wait_reset; /* device state */
wdenk281e00a2004-08-01 22:48:16 +000074 unsigned char srom[128];
Marek Vasutf0d1a292022-04-13 04:15:34 +020075 void (*outblk)(struct dm9000_priv *db, void *data_ptr, int count);
76 void (*inblk)(struct dm9000_priv *db, void *data_ptr, int count);
77 void (*rx_status)(struct dm9000_priv *db, u16 *rxstatus, u16 *rxlen);
Marek Vasutf0d1a292022-04-13 04:15:34 +020078 void __iomem *base_io;
79 void __iomem *base_data;
Marek Vasuta7bebf82022-04-13 04:15:29 +020080};
wdenk281e00a2004-08-01 22:48:16 +000081
wdenk281e00a2004-08-01 22:48:16 +000082/* DM9000 network board routine ---------------------------- */
Jason Jin5c1d0822011-08-25 15:46:43 +080083#ifndef CONFIG_DM9000_BYTE_SWAPPED
Marek Vasuta7bebf82022-04-13 04:15:29 +020084#define dm9000_outb(d, r) writeb((d), (r))
85#define dm9000_outw(d, r) writew((d), (r))
86#define dm9000_outl(d, r) writel((d), (r))
Marek Vasut6d3de0f2022-04-13 04:15:28 +020087#define dm9000_inb(r) readb(r)
88#define dm9000_inw(r) readw(r)
89#define dm9000_inl(r) readl(r)
Jason Jin5c1d0822011-08-25 15:46:43 +080090#else
Marek Vasutff61d4e2022-04-13 04:15:23 +020091#define dm9000_outb(d, r) __raw_writeb(d, r)
92#define dm9000_outw(d, r) __raw_writew(d, r)
93#define dm9000_outl(d, r) __raw_writel(d, r)
94#define dm9000_inb(r) __raw_readb(r)
95#define dm9000_inw(r) __raw_readw(r)
96#define dm9000_inl(r) __raw_readl(r)
Jason Jin5c1d0822011-08-25 15:46:43 +080097#endif
wdenk281e00a2004-08-01 22:48:16 +000098
Marek Vasutc7b7ee52022-04-13 04:15:27 +020099#ifdef DEBUG
100static void dm9000_dump_packet(const char *func, u8 *packet, int length)
101{
102 int i;
103
104 printf("%s: length: %d\n", func, length);
105
106 for (i = 0; i < length; i++) {
107 if (i % 8 == 0)
108 printf("\n%s: %02x: ", func, i);
109 printf("%02x ", packet[i]);
110 }
111
112 printf("\n");
113}
114#else
115static void dm9000_dump_packet(const char *func, u8 *packet, int length) {}
116#endif
117
Marek Vasutf0d1a292022-04-13 04:15:34 +0200118static void dm9000_outblk_8bit(struct dm9000_priv *db, void *data_ptr, int count)
Remy Bohmera1013612008-06-03 15:26:21 +0200119{
120 int i;
Marek Vasuta7bebf82022-04-13 04:15:29 +0200121
Remy Bohmera1013612008-06-03 15:26:21 +0200122 for (i = 0; i < count; i++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200123 dm9000_outb((((u8 *)data_ptr)[i] & 0xff), db->base_data);
Remy Bohmera1013612008-06-03 15:26:21 +0200124}
125
Marek Vasutf0d1a292022-04-13 04:15:34 +0200126static void dm9000_outblk_16bit(struct dm9000_priv *db, void *data_ptr, int count)
Remy Bohmera1013612008-06-03 15:26:21 +0200127{
128 int i;
129 u32 tmplen = (count + 1) / 2;
130
131 for (i = 0; i < tmplen; i++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200132 dm9000_outw(((u16 *)data_ptr)[i], db->base_data);
Remy Bohmera1013612008-06-03 15:26:21 +0200133}
Marek Vasuta7bebf82022-04-13 04:15:29 +0200134
Marek Vasutf0d1a292022-04-13 04:15:34 +0200135static void dm9000_outblk_32bit(struct dm9000_priv *db, void *data_ptr, int count)
Remy Bohmera1013612008-06-03 15:26:21 +0200136{
137 int i;
138 u32 tmplen = (count + 3) / 4;
139
140 for (i = 0; i < tmplen; i++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200141 dm9000_outl(((u32 *)data_ptr)[i], db->base_data);
Remy Bohmera1013612008-06-03 15:26:21 +0200142}
143
Marek Vasutf0d1a292022-04-13 04:15:34 +0200144static void dm9000_inblk_8bit(struct dm9000_priv *db, void *data_ptr, int count)
Remy Bohmera1013612008-06-03 15:26:21 +0200145{
146 int i;
Marek Vasuta7bebf82022-04-13 04:15:29 +0200147
Remy Bohmera1013612008-06-03 15:26:21 +0200148 for (i = 0; i < count; i++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200149 ((u8 *)data_ptr)[i] = dm9000_inb(db->base_data);
Remy Bohmera1013612008-06-03 15:26:21 +0200150}
151
Marek Vasutf0d1a292022-04-13 04:15:34 +0200152static void dm9000_inblk_16bit(struct dm9000_priv *db, void *data_ptr, int count)
Remy Bohmera1013612008-06-03 15:26:21 +0200153{
154 int i;
155 u32 tmplen = (count + 1) / 2;
156
157 for (i = 0; i < tmplen; i++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200158 ((u16 *)data_ptr)[i] = dm9000_inw(db->base_data);
Remy Bohmera1013612008-06-03 15:26:21 +0200159}
Marek Vasuta7bebf82022-04-13 04:15:29 +0200160
Marek Vasutf0d1a292022-04-13 04:15:34 +0200161static void dm9000_inblk_32bit(struct dm9000_priv *db, void *data_ptr, int count)
Remy Bohmera1013612008-06-03 15:26:21 +0200162{
163 int i;
164 u32 tmplen = (count + 3) / 4;
165
166 for (i = 0; i < tmplen; i++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200167 ((u32 *)data_ptr)[i] = dm9000_inl(db->base_data);
Remy Bohmera1013612008-06-03 15:26:21 +0200168}
169
Marek Vasutf0d1a292022-04-13 04:15:34 +0200170static void dm9000_rx_status_32bit(struct dm9000_priv *db, u16 *rxstatus, u16 *rxlen)
Remy Bohmera1013612008-06-03 15:26:21 +0200171{
Remy Bohmerd6ee5fa2008-06-04 10:47:25 +0200172 u32 tmpdata;
Remy Bohmera1013612008-06-03 15:26:21 +0200173
Marek Vasutf0d1a292022-04-13 04:15:34 +0200174 dm9000_outb(DM9000_MRCMD, db->base_io);
Remy Bohmera1013612008-06-03 15:26:21 +0200175
Marek Vasutf0d1a292022-04-13 04:15:34 +0200176 tmpdata = dm9000_inl(db->base_data);
Marek Vasutd8f21b22022-04-13 04:15:25 +0200177 *rxstatus = __le16_to_cpu(tmpdata);
178 *rxlen = __le16_to_cpu(tmpdata >> 16);
Remy Bohmera1013612008-06-03 15:26:21 +0200179}
180
Marek Vasutf0d1a292022-04-13 04:15:34 +0200181static void dm9000_rx_status_16bit(struct dm9000_priv *db, u16 *rxstatus, u16 *rxlen)
Remy Bohmera1013612008-06-03 15:26:21 +0200182{
Marek Vasutf0d1a292022-04-13 04:15:34 +0200183 dm9000_outb(DM9000_MRCMD, db->base_io);
Remy Bohmera1013612008-06-03 15:26:21 +0200184
Marek Vasutf0d1a292022-04-13 04:15:34 +0200185 *rxstatus = __le16_to_cpu(dm9000_inw(db->base_data));
186 *rxlen = __le16_to_cpu(dm9000_inw(db->base_data));
Remy Bohmera1013612008-06-03 15:26:21 +0200187}
188
Marek Vasutf0d1a292022-04-13 04:15:34 +0200189static void dm9000_rx_status_8bit(struct dm9000_priv *db, u16 *rxstatus, u16 *rxlen)
Remy Bohmera1013612008-06-03 15:26:21 +0200190{
Marek Vasutf0d1a292022-04-13 04:15:34 +0200191 dm9000_outb(DM9000_MRCMD, db->base_io);
Remy Bohmera1013612008-06-03 15:26:21 +0200192
Marek Vasutd8f21b22022-04-13 04:15:25 +0200193 *rxstatus =
Marek Vasutf0d1a292022-04-13 04:15:34 +0200194 __le16_to_cpu(dm9000_inb(db->base_data) +
195 (dm9000_inb(db->base_data) << 8));
Marek Vasutd8f21b22022-04-13 04:15:25 +0200196 *rxlen =
Marek Vasutf0d1a292022-04-13 04:15:34 +0200197 __le16_to_cpu(dm9000_inb(db->base_data) +
198 (dm9000_inb(db->base_data) << 8));
Remy Bohmera1013612008-06-03 15:26:21 +0200199}
wdenk281e00a2004-08-01 22:48:16 +0000200
201/*
Marek Vasuta2e92302022-04-13 04:15:30 +0200202 * Read a byte from I/O port
203 */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200204static u8 dm9000_ior(struct dm9000_priv *db, int reg)
Marek Vasuta2e92302022-04-13 04:15:30 +0200205{
Marek Vasutf0d1a292022-04-13 04:15:34 +0200206 dm9000_outb(reg, db->base_io);
207 return dm9000_inb(db->base_data);
Marek Vasuta2e92302022-04-13 04:15:30 +0200208}
209
210/*
211 * Write a byte to I/O port
212 */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200213static void dm9000_iow(struct dm9000_priv *db, int reg, u8 value)
Marek Vasuta2e92302022-04-13 04:15:30 +0200214{
Marek Vasutf0d1a292022-04-13 04:15:34 +0200215 dm9000_outb(reg, db->base_io);
216 dm9000_outb(value, db->base_data);
Marek Vasuta2e92302022-04-13 04:15:30 +0200217}
218
219/*
220 * Read a word from phyxcer
221 */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200222static u16 dm9000_phy_read(struct dm9000_priv *db, int reg)
Marek Vasuta2e92302022-04-13 04:15:30 +0200223{
224 u16 val;
225
226 /* Fill the phyxcer register into REG_0C */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200227 dm9000_iow(db, DM9000_EPAR, DM9000_PHY | reg);
228 dm9000_iow(db, DM9000_EPCR, 0xc); /* Issue phyxcer read command */
Marek Vasuta2e92302022-04-13 04:15:30 +0200229 udelay(100); /* Wait read complete */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200230 dm9000_iow(db, DM9000_EPCR, 0x0); /* Clear phyxcer read command */
231 val = (dm9000_ior(db, DM9000_EPDRH) << 8) |
232 dm9000_ior(db, DM9000_EPDRL);
Marek Vasuta2e92302022-04-13 04:15:30 +0200233
234 /* The read data keeps on REG_0D & REG_0E */
235 debug("%s(0x%x): 0x%x\n", __func__, reg, val);
236 return val;
237}
238
239/*
240 * Write a word to phyxcer
241 */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200242static void dm9000_phy_write(struct dm9000_priv *db, int reg, u16 value)
Marek Vasuta2e92302022-04-13 04:15:30 +0200243{
244 /* Fill the phyxcer register into REG_0C */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200245 dm9000_iow(db, DM9000_EPAR, DM9000_PHY | reg);
Marek Vasuta2e92302022-04-13 04:15:30 +0200246
247 /* Fill the written data into REG_0D & REG_0E */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200248 dm9000_iow(db, DM9000_EPDRL, (value & 0xff));
249 dm9000_iow(db, DM9000_EPDRH, ((value >> 8) & 0xff));
250 dm9000_iow(db, DM9000_EPCR, 0xa); /* Issue phyxcer write command */
Marek Vasuta2e92302022-04-13 04:15:30 +0200251 udelay(500); /* Wait write complete */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200252 dm9000_iow(db, DM9000_EPCR, 0x0); /* Clear phyxcer write command */
Marek Vasuta2e92302022-04-13 04:15:30 +0200253 debug("%s(reg:0x%x, value:0x%x)\n", __func__, reg, value);
254}
255
256/*
Marek Vasuta7bebf82022-04-13 04:15:29 +0200257 * Search DM9000 board, allocate space and register it
258 */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200259static int dm9000_probe(struct dm9000_priv *db)
wdenk281e00a2004-08-01 22:48:16 +0000260{
261 u32 id_val;
Marek Vasuta7bebf82022-04-13 04:15:29 +0200262
Marek Vasutf0d1a292022-04-13 04:15:34 +0200263 id_val = dm9000_ior(db, DM9000_VIDL);
264 id_val |= dm9000_ior(db, DM9000_VIDH) << 8;
265 id_val |= dm9000_ior(db, DM9000_PIDL) << 16;
266 id_val |= dm9000_ior(db, DM9000_PIDH) << 24;
Marek Vasuta7bebf82022-04-13 04:15:29 +0200267 if (id_val != DM9000_ID) {
Marek Vasutf0d1a292022-04-13 04:15:34 +0200268 printf("dm9000 not found at 0x%p id: 0x%08x\n",
269 db->base_io, id_val);
wdenk281e00a2004-08-01 22:48:16 +0000270 return -1;
271 }
Marek Vasuta7bebf82022-04-13 04:15:29 +0200272
Marek Vasutf0d1a292022-04-13 04:15:34 +0200273 printf("dm9000 i/o: 0x%p, id: 0x%x\n", db->base_io, id_val);
Marek Vasuta7bebf82022-04-13 04:15:29 +0200274 return 0;
wdenk281e00a2004-08-01 22:48:16 +0000275}
276
wdenk281e00a2004-08-01 22:48:16 +0000277/* General Purpose dm9000 reset routine */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200278static void dm9000_reset(struct dm9000_priv *db)
wdenk281e00a2004-08-01 22:48:16 +0000279{
Marek Vasut42a7e0f2022-04-13 04:15:24 +0200280 debug("resetting DM9000\n");
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200281
Marek Vasuta7bebf82022-04-13 04:15:29 +0200282 /*
283 * Reset DM9000,
284 * see DM9000 Application Notes V1.22 Jun 11, 2004 page 29
285 */
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200286
Andrew Dyerd26b7392008-08-26 17:03:38 -0500287 /* DEBUG: Make all GPIO0 outputs, all others inputs */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200288 dm9000_iow(db, DM9000_GPCR, GPCR_GPIO0_OUT);
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200289 /* Step 1: Power internal PHY by writing 0 to GPIO0 pin */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200290 dm9000_iow(db, DM9000_GPR, 0);
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200291 /* Step 2: Software reset */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200292 dm9000_iow(db, DM9000_NCR, (NCR_LBK_INT_MAC | NCR_RST));
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200293
294 do {
Marek Vasut42a7e0f2022-04-13 04:15:24 +0200295 debug("resetting the DM9000, 1st reset\n");
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200296 udelay(25); /* Wait at least 20 us */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200297 } while (dm9000_ior(db, DM9000_NCR) & 1);
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200298
Marek Vasutf0d1a292022-04-13 04:15:34 +0200299 dm9000_iow(db, DM9000_NCR, 0);
300 dm9000_iow(db, DM9000_NCR, (NCR_LBK_INT_MAC | NCR_RST)); /* Issue a second reset */
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200301
302 do {
Marek Vasut42a7e0f2022-04-13 04:15:24 +0200303 debug("resetting the DM9000, 2nd reset\n");
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200304 udelay(25); /* Wait at least 20 us */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200305 } while (dm9000_ior(db, DM9000_NCR) & 1);
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200306
307 /* Check whether the ethernet controller is present */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200308 if ((dm9000_ior(db, DM9000_PIDL) != 0x0) ||
309 (dm9000_ior(db, DM9000_PIDH) != 0x90))
Remy Bohmerfbcb7ec2008-06-03 15:26:24 +0200310 printf("ERROR: resetting DM9000 -> not responding\n");
wdenk281e00a2004-08-01 22:48:16 +0000311}
312
Marek Vasuta7bebf82022-04-13 04:15:29 +0200313/* Initialize dm9000 board */
Marek Vasut85a72602022-04-13 04:15:35 +0200314static int dm9000_init_common(struct dm9000_priv *db, u8 enetaddr[6])
wdenk281e00a2004-08-01 22:48:16 +0000315{
316 int i, oft, lnk;
Remy Bohmera1013612008-06-03 15:26:21 +0200317 u8 io_mode;
Remy Bohmera1013612008-06-03 15:26:21 +0200318
wdenk281e00a2004-08-01 22:48:16 +0000319 /* RESET device */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200320 dm9000_reset(db);
Andrew Dyerd26b7392008-08-26 17:03:38 -0500321
Marek Vasutf0d1a292022-04-13 04:15:34 +0200322 if (dm9000_probe(db) < 0)
Andrew Dyerd26b7392008-08-26 17:03:38 -0500323 return -1;
wdenk281e00a2004-08-01 22:48:16 +0000324
Remy Bohmera1013612008-06-03 15:26:21 +0200325 /* Auto-detect 8/16/32 bit mode, ISR Bit 6+7 indicate bus width */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200326 io_mode = dm9000_ior(db, DM9000_ISR) >> 6;
Remy Bohmera1013612008-06-03 15:26:21 +0200327
328 switch (io_mode) {
329 case 0x0: /* 16-bit mode */
330 printf("DM9000: running in 16 bit mode\n");
331 db->outblk = dm9000_outblk_16bit;
332 db->inblk = dm9000_inblk_16bit;
333 db->rx_status = dm9000_rx_status_16bit;
334 break;
335 case 0x01: /* 32-bit mode */
336 printf("DM9000: running in 32 bit mode\n");
337 db->outblk = dm9000_outblk_32bit;
338 db->inblk = dm9000_inblk_32bit;
339 db->rx_status = dm9000_rx_status_32bit;
340 break;
341 case 0x02: /* 8 bit mode */
342 printf("DM9000: running in 8 bit mode\n");
343 db->outblk = dm9000_outblk_8bit;
344 db->inblk = dm9000_inblk_8bit;
345 db->rx_status = dm9000_rx_status_8bit;
346 break;
347 default:
348 /* Assume 8 bit mode, will probably not work anyway */
349 printf("DM9000: Undefined IO-mode:0x%x\n", io_mode);
350 db->outblk = dm9000_outblk_8bit;
351 db->inblk = dm9000_inblk_8bit;
352 db->rx_status = dm9000_rx_status_8bit;
353 break;
354 }
355
Andrew Dyerd26b7392008-08-26 17:03:38 -0500356 /* Program operating register, only internal phy supported */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200357 dm9000_iow(db, DM9000_NCR, 0x0);
Remy Bohmer98291e22008-06-03 15:26:26 +0200358 /* TX Polling clear */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200359 dm9000_iow(db, DM9000_TCR, 0);
Remy Bohmer98291e22008-06-03 15:26:26 +0200360 /* Less 3Kb, 200us */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200361 dm9000_iow(db, DM9000_BPTR, BPTR_BPHW(3) | BPTR_JPT_600US);
Remy Bohmer98291e22008-06-03 15:26:26 +0200362 /* Flow Control : High/Low Water */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200363 dm9000_iow(db, DM9000_FCTR, FCTR_HWOT(3) | FCTR_LWOT(8));
Remy Bohmer98291e22008-06-03 15:26:26 +0200364 /* SH FIXME: This looks strange! Flow Control */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200365 dm9000_iow(db, DM9000_FCR, 0x0);
Remy Bohmer98291e22008-06-03 15:26:26 +0200366 /* Special Mode */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200367 dm9000_iow(db, DM9000_SMCR, 0);
Remy Bohmer98291e22008-06-03 15:26:26 +0200368 /* clear TX status */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200369 dm9000_iow(db, DM9000_NSR, NSR_WAKEST | NSR_TX2END | NSR_TX1END);
Remy Bohmer98291e22008-06-03 15:26:26 +0200370 /* Clear interrupt status */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200371 dm9000_iow(db, DM9000_ISR, ISR_ROOS | ISR_ROS | ISR_PTS | ISR_PRS);
wdenk281e00a2004-08-01 22:48:16 +0000372
Marek Vasut85a72602022-04-13 04:15:35 +0200373 printf("MAC: %pM\n", enetaddr);
374 if (!is_valid_ethaddr(enetaddr))
Andrew Ruderc583ee12013-10-22 19:09:02 -0500375 printf("WARNING: Bad MAC address (uninitialized EEPROM?)\n");
Andrew Dyerd26b7392008-08-26 17:03:38 -0500376
377 /* fill device MAC address registers */
378 for (i = 0, oft = DM9000_PAR; i < 6; i++, oft++)
Marek Vasut85a72602022-04-13 04:15:35 +0200379 dm9000_iow(db, oft, enetaddr[i]);
wdenk281e00a2004-08-01 22:48:16 +0000380 for (i = 0, oft = 0x16; i < 8; i++, oft++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200381 dm9000_iow(db, oft, 0xff);
wdenk281e00a2004-08-01 22:48:16 +0000382
383 /* read back mac, just to be sure */
384 for (i = 0, oft = 0x10; i < 6; i++, oft++)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200385 debug("%02x:", dm9000_ior(db, oft));
Marek Vasut42a7e0f2022-04-13 04:15:24 +0200386 debug("\n");
wdenk281e00a2004-08-01 22:48:16 +0000387
388 /* Activate DM9000 */
Remy Bohmer98291e22008-06-03 15:26:26 +0200389 /* RX enable */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200390 dm9000_iow(db, DM9000_RCR, RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN);
Remy Bohmer98291e22008-06-03 15:26:26 +0200391 /* Enable TX/RX interrupt mask */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200392 dm9000_iow(db, DM9000_IMR, IMR_PAR);
Remy Bohmer98291e22008-06-03 15:26:26 +0200393
wdenk281e00a2004-08-01 22:48:16 +0000394 i = 0;
Marek Vasutf0d1a292022-04-13 04:15:34 +0200395 while (!(dm9000_phy_read(db, 1) & 0x20)) { /* autonegation complete bit */
wdenk281e00a2004-08-01 22:48:16 +0000396 udelay(1000);
397 i++;
398 if (i == 10000) {
399 printf("could not establish link\n");
400 return 0;
401 }
402 }
403
404 /* see what we've got */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200405 lnk = dm9000_phy_read(db, 17) >> 12;
wdenk281e00a2004-08-01 22:48:16 +0000406 printf("operating at ");
407 switch (lnk) {
408 case 1:
409 printf("10M half duplex ");
410 break;
411 case 2:
412 printf("10M full duplex ");
413 break;
414 case 4:
415 printf("100M half duplex ");
416 break;
417 case 8:
418 printf("100M full duplex ");
419 break;
420 default:
421 printf("unknown: %d ", lnk);
422 break;
423 }
424 printf("mode\n");
425 return 0;
426}
427
428/*
Marek Vasuta7bebf82022-04-13 04:15:29 +0200429 * Hardware start transmission.
430 * Send a packet to media from the upper layer.
431 */
Marek Vasut85a72602022-04-13 04:15:35 +0200432static int dm9000_send_common(struct dm9000_priv *db, void *packet, int length)
wdenk281e00a2004-08-01 22:48:16 +0000433{
wdenk281e00a2004-08-01 22:48:16 +0000434 int tmo;
Remy Bohmera1013612008-06-03 15:26:21 +0200435
Marek Vasuta7bebf82022-04-13 04:15:29 +0200436 dm9000_dump_packet(__func__, packet, length);
wdenk281e00a2004-08-01 22:48:16 +0000437
Marek Vasutf0d1a292022-04-13 04:15:34 +0200438 dm9000_iow(db, DM9000_ISR, IMR_PTM); /* Clear Tx bit in ISR */
Remy Bohmeracba3182008-06-03 15:26:23 +0200439
wdenk281e00a2004-08-01 22:48:16 +0000440 /* Move data to DM9000 TX RAM */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200441 dm9000_outb(DM9000_MWCMD, db->base_io); /* Prepare for TX-data */
wdenk281e00a2004-08-01 22:48:16 +0000442
Remy Bohmera1013612008-06-03 15:26:21 +0200443 /* push the data to the TX-fifo */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200444 db->outblk(db, packet, length);
wdenk281e00a2004-08-01 22:48:16 +0000445
446 /* Set TX length to DM9000 */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200447 dm9000_iow(db, DM9000_TXPLL, length & 0xff);
448 dm9000_iow(db, DM9000_TXPLH, (length >> 8) & 0xff);
wdenk281e00a2004-08-01 22:48:16 +0000449
450 /* Issue TX polling command */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200451 dm9000_iow(db, DM9000_TCR, TCR_TXREQ); /* Cleared after TX complete */
wdenk281e00a2004-08-01 22:48:16 +0000452
453 /* wait for end of transmission */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454 tmo = get_timer(0) + 5 * CONFIG_SYS_HZ;
Marek Vasutf0d1a292022-04-13 04:15:34 +0200455 while (!(dm9000_ior(db, DM9000_NSR) & (NSR_TX1END | NSR_TX2END)) ||
456 !(dm9000_ior(db, DM9000_ISR) & IMR_PTM)) {
wdenk281e00a2004-08-01 22:48:16 +0000457 if (get_timer(0) >= tmo) {
458 printf("transmission timeout\n");
459 break;
460 }
461 }
Marek Vasutf0d1a292022-04-13 04:15:34 +0200462 dm9000_iow(db, DM9000_ISR, IMR_PTM); /* Clear Tx bit in ISR */
Remy Bohmeracba3182008-06-03 15:26:23 +0200463
Marek Vasut42a7e0f2022-04-13 04:15:24 +0200464 debug("transmit done\n\n");
wdenk281e00a2004-08-01 22:48:16 +0000465 return 0;
466}
467
468/*
Marek Vasuta7bebf82022-04-13 04:15:29 +0200469 * Stop the interface.
470 * The interface is stopped when it is brought.
471 */
Marek Vasut85a72602022-04-13 04:15:35 +0200472static void dm9000_halt_common(struct dm9000_priv *db)
wdenk281e00a2004-08-01 22:48:16 +0000473{
Marek Vasuta7bebf82022-04-13 04:15:29 +0200474 /* RESET device */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200475 dm9000_phy_write(db, 0, 0x8000); /* PHY RESET */
476 dm9000_iow(db, DM9000_GPR, 0x01); /* Power-Down PHY */
477 dm9000_iow(db, DM9000_IMR, 0x80); /* Disable all interrupt */
478 dm9000_iow(db, DM9000_RCR, 0x00); /* Disable RX */
wdenk281e00a2004-08-01 22:48:16 +0000479}
480
481/*
Marek Vasuta7bebf82022-04-13 04:15:29 +0200482 * Received a packet and pass to upper layer
483 */
Marek Vasut84bf20f2022-04-13 04:15:36 +0200484static int dm9000_recv_common(struct dm9000_priv *db, uchar *rdptr)
wdenk281e00a2004-08-01 22:48:16 +0000485{
Joe Hershberger1fd92db2015-04-08 01:41:06 -0500486 u8 rxbyte;
Marek Vasutd8f21b22022-04-13 04:15:25 +0200487 u16 rxstatus, rxlen = 0;
wdenk281e00a2004-08-01 22:48:16 +0000488
Marek Vasuta7bebf82022-04-13 04:15:29 +0200489 /*
490 * Check packet ready or not, we must check
491 * the ISR status first for DM9000A
492 */
Marek Vasutf0d1a292022-04-13 04:15:34 +0200493 if (!(dm9000_ior(db, DM9000_ISR) & 0x01)) /* Rx-ISR bit must be set. */
wdenk281e00a2004-08-01 22:48:16 +0000494 return 0;
495
Marek Vasutf0d1a292022-04-13 04:15:34 +0200496 dm9000_iow(db, DM9000_ISR, 0x01); /* clear PR status latched in bit 0 */
wdenk281e00a2004-08-01 22:48:16 +0000497
Remy Bohmer850ba752008-06-03 15:26:25 +0200498 /* There is _at least_ 1 package in the fifo, read them all */
Marek Vasut84bf20f2022-04-13 04:15:36 +0200499 dm9000_ior(db, DM9000_MRCMDX); /* Dummy read */
wdenk281e00a2004-08-01 22:48:16 +0000500
Marek Vasut84bf20f2022-04-13 04:15:36 +0200501 /*
502 * Get most updated data,
503 * only look at bits 0:1, See application notes DM9000
504 */
505 rxbyte = dm9000_inb(db->base_data) & 0x03;
wdenk281e00a2004-08-01 22:48:16 +0000506
Marek Vasut84bf20f2022-04-13 04:15:36 +0200507 /* Status check: this byte must be 0 or 1 */
508 if (rxbyte > DM9000_PKT_RDY) {
509 dm9000_iow(db, DM9000_RCR, 0x00); /* Stop Device */
510 dm9000_iow(db, DM9000_ISR, 0x80); /* Stop INT request */
511 printf("DM9000 error: status check fail: 0x%x\n",
512 rxbyte);
513 return -EINVAL;
wdenk281e00a2004-08-01 22:48:16 +0000514 }
Marek Vasut84bf20f2022-04-13 04:15:36 +0200515
516 if (rxbyte != DM9000_PKT_RDY)
517 return 0; /* No packet received, ignore */
518
519 debug("receiving packet\n");
520
521 /* A packet ready now & Get status/length */
522 db->rx_status(db, &rxstatus, &rxlen);
523
524 debug("rx status: 0x%04x rx len: %d\n", rxstatus, rxlen);
525
526 /* Move data from DM9000 */
527 /* Read received packet from RX SRAM */
528 db->inblk(db, rdptr, rxlen);
529
530 if (rxstatus & 0xbf00 || rxlen < 0x40 || rxlen > DM9000_PKT_MAX) {
531 if (rxstatus & 0x100)
532 printf("rx fifo error\n");
533 if (rxstatus & 0x200)
534 printf("rx crc error\n");
535 if (rxstatus & 0x8000)
536 printf("rx length error\n");
537 if (rxlen > DM9000_PKT_MAX) {
538 printf("rx length too big\n");
539 dm9000_reset(db);
540 }
541 return -EINVAL;
542 }
543
544 return rxlen;
wdenk281e00a2004-08-01 22:48:16 +0000545}
546
547/*
Marek Vasuta7bebf82022-04-13 04:15:29 +0200548 * Read a word data from SROM
549 */
Remy Bohmere5a3bc22009-05-03 12:11:40 +0200550#if !defined(CONFIG_DM9000_NO_SROM)
Marek Vasutf0d1a292022-04-13 04:15:34 +0200551static void dm9000_read_srom_word(struct dm9000_priv *db, int offset, u8 *to)
wdenk281e00a2004-08-01 22:48:16 +0000552{
Marek Vasutf0d1a292022-04-13 04:15:34 +0200553 dm9000_iow(db, DM9000_EPAR, offset);
554 dm9000_iow(db, DM9000_EPCR, 0x4);
Marek Vasuta7bebf82022-04-13 04:15:29 +0200555 mdelay(8);
Marek Vasutf0d1a292022-04-13 04:15:34 +0200556 dm9000_iow(db, DM9000_EPCR, 0x0);
557 to[0] = dm9000_ior(db, DM9000_EPDRL);
558 to[1] = dm9000_ior(db, DM9000_EPDRH);
wdenk281e00a2004-08-01 22:48:16 +0000559}
560
Marek Vasut85a72602022-04-13 04:15:35 +0200561static void dm9000_get_enetaddr(struct dm9000_priv *db, u8 *enetaddr)
Ben Warren07754372009-10-21 21:53:39 -0700562{
Ben Warren07754372009-10-21 21:53:39 -0700563 int i;
Marek Vasuta7bebf82022-04-13 04:15:29 +0200564
Ben Warren07754372009-10-21 21:53:39 -0700565 for (i = 0; i < 3; i++)
Marek Vasut85a72602022-04-13 04:15:35 +0200566 dm9000_read_srom_word(db, i, enetaddr + (2 * i));
Ben Warren07754372009-10-21 21:53:39 -0700567}
Marek Vasuta7bebf82022-04-13 04:15:29 +0200568#else
Marek Vasut85a72602022-04-13 04:15:35 +0200569static void dm9000_get_enetaddr(struct dm9000_priv *db, u8 *enetaddr) {}
Marek Vasuta7bebf82022-04-13 04:15:29 +0200570#endif
Ben Warren07754372009-10-21 21:53:39 -0700571
Marek Vasut41e10be2022-04-13 04:15:37 +0200572static int dm9000_start(struct udevice *dev)
573{
574 struct dm9000_priv *db = dev_get_priv(dev);
575 struct eth_pdata *pdata = dev_get_plat(dev);
576
577 return dm9000_init_common(db, pdata->enetaddr);
578}
579
580static void dm9000_stop(struct udevice *dev)
581{
582 struct dm9000_priv *db = dev_get_priv(dev);
583
584 dm9000_halt_common(db);
585}
586
587static int dm9000_send(struct udevice *dev, void *packet, int length)
588{
589 struct dm9000_priv *db = dev_get_priv(dev);
590 int ret;
591
592 ret = dm9000_send_common(db, packet, length);
593
594 return ret ? 0 : -ETIMEDOUT;
595}
596
597static int dm9000_recv(struct udevice *dev, int flags, uchar **packetp)
598{
599 struct dm9000_priv *db = dev_get_priv(dev);
600 uchar *data = net_rx_packets[0];
601 int ret;
602
603 ret = dm9000_recv_common(db, data);
Marek Vasutecd8b032022-04-25 20:28:05 +0200604 if (ret > 0)
Marek Vasut41e10be2022-04-13 04:15:37 +0200605 *packetp = (void *)data;
606
Marek Vasutecd8b032022-04-25 20:28:05 +0200607 return ret >= 0 ? ret : -EAGAIN;
Marek Vasut41e10be2022-04-13 04:15:37 +0200608}
609
610static int dm9000_write_hwaddr(struct udevice *dev)
611{
612 struct dm9000_priv *db = dev_get_priv(dev);
613 struct eth_pdata *pdata = dev_get_plat(dev);
614 int i, oft;
615
616 /* fill device MAC address registers */
617 for (i = 0, oft = DM9000_PAR; i < 6; i++, oft++)
618 dm9000_iow(db, oft, pdata->enetaddr[i]);
619
620 for (i = 0, oft = 0x16; i < 8; i++, oft++)
621 dm9000_iow(db, oft, 0xff);
622
623 /* read back mac, just to be sure */
624 for (i = 0, oft = 0x10; i < 6; i++, oft++)
625 debug("%02x:", dm9000_ior(db, oft));
626
627 debug("\n");
628
629 return 0;
630}
631
632static int dm9000_read_rom_hwaddr(struct udevice *dev)
633{
634 struct dm9000_priv *db = dev_get_priv(dev);
635 struct eth_pdata *pdata = dev_get_plat(dev);
636
637 dm9000_get_enetaddr(db, pdata->enetaddr);
638
639 return !is_valid_ethaddr(pdata->enetaddr);
640}
641
642static int dm9000_bind(struct udevice *dev)
643{
644 return device_set_name(dev, dev->name);
645}
646
647static int dm9000_of_to_plat(struct udevice *dev)
648{
649 struct dm9000_priv *db = dev_get_priv(dev);
650 struct eth_pdata *pdata = dev_get_plat(dev);
651
652 pdata->iobase = dev_read_addr_index(dev, 0);
653 db->base_io = (void __iomem *)pdata->iobase;
Johan Jonkere5822ec2023-03-13 01:31:49 +0100654 db->base_data = dev_read_addr_index_ptr(dev, 1);
Marek Vasut41e10be2022-04-13 04:15:37 +0200655
656 return 0;
657}
658
659static const struct eth_ops dm9000_ops = {
660 .start = dm9000_start,
661 .stop = dm9000_stop,
662 .send = dm9000_send,
663 .recv = dm9000_recv,
664 .write_hwaddr = dm9000_write_hwaddr,
665 .read_rom_hwaddr = dm9000_read_rom_hwaddr,
666};
667
668static const struct udevice_id dm9000_ids[] = {
669 { .compatible = "davicom,dm9000" },
670 { }
671};
672
673U_BOOT_DRIVER(dm9000) = {
674 .name = "eth_dm9000",
675 .id = UCLASS_ETH,
676 .of_match = dm9000_ids,
677 .bind = dm9000_bind,
678 .of_to_plat = dm9000_of_to_plat,
679 .ops = &dm9000_ops,
680 .priv_auto = sizeof(struct dm9000_priv),
681 .plat_auto = sizeof(struct eth_pdata),
682 .flags = DM_FLAG_ALLOC_PRIV_DMA,
683};