Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2013 Freescale Semiconductor, Inc. |
| 3 | * |
York Sun | 3aab0cd | 2013-08-12 14:57:12 -0700 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * QorIQ P1 Tower boards configuration file |
| 9 | */ |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
| 13 | #if defined(CONFIG_TWR_P1025) |
| 14 | #define CONFIG_BOARDNAME "TWR-P1025" |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 15 | #define CONFIG_PHY_ATHEROS |
| 16 | #define CONFIG_QE |
| 17 | #define CONFIG_SYS_LBC_LBCR 0x00080000 /* Conversion of LBC addr */ |
| 18 | #define CONFIG_SYS_LBC_LCRR 0x80000002 /* LB clock ratio reg */ |
| 19 | #endif |
| 20 | |
| 21 | #ifdef CONFIG_SDCARD |
| 22 | #define CONFIG_RAMBOOT_SDCARD |
| 23 | #define CONFIG_SYS_RAMBOOT |
| 24 | #define CONFIG_SYS_EXTRA_ENV_RELOC |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 25 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 26 | #endif |
| 27 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 28 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 29 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 30 | #endif |
| 31 | |
| 32 | #ifndef CONFIG_SYS_MONITOR_BASE |
| 33 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 34 | #endif |
| 35 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 36 | #define CONFIG_MP |
| 37 | |
Robert P. J. Day | b38eaec | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 38 | #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ |
| 39 | #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 40 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
| 41 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
| 42 | #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ |
| 43 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
| 44 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 45 | #define CONFIG_TSEC_ENET /* tsec ethernet support */ |
| 46 | #define CONFIG_ENV_OVERWRITE |
| 47 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 48 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 49 | #define CONFIG_LBA48 |
| 50 | |
| 51 | #ifndef __ASSEMBLY__ |
| 52 | extern unsigned long get_board_sys_clk(unsigned long dummy); |
| 53 | #endif |
| 54 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for TWR-P1025 */ |
| 55 | |
| 56 | #define CONFIG_DDR_CLK_FREQ 66666666 |
| 57 | |
| 58 | #define CONFIG_HWCONFIG |
| 59 | /* |
| 60 | * These can be toggled for performance analysis, otherwise use default. |
| 61 | */ |
| 62 | #define CONFIG_L2_CACHE |
| 63 | #define CONFIG_BTB |
| 64 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 65 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
| 66 | #define CONFIG_SYS_MEMTEST_END 0x1fffffff |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 67 | |
| 68 | #define CONFIG_SYS_CCSRBAR 0xffe00000 |
| 69 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
| 70 | |
| 71 | /* DDR Setup */ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 72 | |
| 73 | #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M |
| 74 | #define CONFIG_CHIP_SELECTS_PER_CTRL 1 |
| 75 | |
| 76 | #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19)) |
| 77 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 78 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 79 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 80 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 81 | |
| 82 | /* Default settings for DDR3 */ |
| 83 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f |
| 84 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 |
| 85 | #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 |
| 86 | #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 |
| 87 | #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 |
| 88 | #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000 |
| 89 | |
| 90 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
| 91 | #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 |
| 92 | #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 |
| 93 | #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 |
| 94 | |
| 95 | #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 |
| 96 | #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655a608 |
| 97 | #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 |
| 98 | #define CONFIG_SYS_DDR_RCW_1 0x00000000 |
| 99 | #define CONFIG_SYS_DDR_RCW_2 0x00000000 |
| 100 | #define CONFIG_SYS_DDR_CONTROL 0xc70c0000 /* Type = DDR3 */ |
| 101 | #define CONFIG_SYS_DDR_CONTROL_2 0x04401050 |
| 102 | #define CONFIG_SYS_DDR_TIMING_4 0x00220001 |
| 103 | #define CONFIG_SYS_DDR_TIMING_5 0x03402400 |
| 104 | |
| 105 | #define CONFIG_SYS_DDR_TIMING_3 0x00020000 |
| 106 | #define CONFIG_SYS_DDR_TIMING_0 0x00220004 |
| 107 | #define CONFIG_SYS_DDR_TIMING_1 0x5c5b6544 |
| 108 | #define CONFIG_SYS_DDR_TIMING_2 0x0fa880de |
| 109 | #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000 |
| 110 | #define CONFIG_SYS_DDR_MODE_1 0x80461320 |
| 111 | #define CONFIG_SYS_DDR_MODE_2 0x00008000 |
| 112 | #define CONFIG_SYS_DDR_INTERVAL 0x09480000 |
| 113 | |
| 114 | /* |
| 115 | * Memory map |
| 116 | * |
| 117 | * 0x0000_0000 0x1fff_ffff DDR Up to 512MB cacheable |
| 118 | * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3) |
| 119 | * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable |
| 120 | * |
| 121 | * Localbus |
| 122 | * 0xe000_0000 0xe002_0000 SSD1289 128K non-cacheable |
| 123 | * 0xec00_0000 0xefff_ffff FLASH Up to 64M non-cacheable |
| 124 | * |
| 125 | * 0xff90_0000 0xff97_ffff L2 SRAM Up to 512K cacheable |
| 126 | * 0xffd0_0000 0xffd0_3fff init ram 16K Cacheable |
| 127 | * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable |
| 128 | */ |
| 129 | |
| 130 | /* |
| 131 | * Local Bus Definitions |
| 132 | */ |
| 133 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ |
| 134 | #define CONFIG_SYS_FLASH_BASE 0xec000000 |
| 135 | |
| 136 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 137 | |
| 138 | #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS)) \ |
| 139 | | BR_PS_16 | BR_V) |
| 140 | |
| 141 | #define CONFIG_FLASH_OR_PRELIM 0xfc0000b1 |
| 142 | |
| 143 | #define CONFIG_SYS_SSD_BASE 0xe0000000 |
| 144 | #define CONFIG_SYS_SSD_BASE_PHYS CONFIG_SYS_SSD_BASE |
| 145 | #define CONFIG_SSD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_SSD_BASE_PHYS) | \ |
| 146 | BR_PS_16 | BR_V) |
| 147 | #define CONFIG_SSD_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \ |
| 148 | OR_GPCM_ACS_DIV2 | OR_GPCM_SCY | \ |
| 149 | OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) |
| 150 | |
| 151 | #define CONFIG_SYS_BR2_PRELIM CONFIG_SSD_BR_PRELIM |
| 152 | #define CONFIG_SYS_OR2_PRELIM CONFIG_SSD_OR_PRELIM |
| 153 | |
| 154 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
| 155 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 156 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 157 | |
| 158 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 159 | |
| 160 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 161 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 162 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 163 | |
| 164 | #define CONFIG_FLASH_CFI_DRIVER |
| 165 | #define CONFIG_SYS_FLASH_CFI |
| 166 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 167 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
| 168 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 169 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 170 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 |
| 171 | /* Initial L1 address */ |
| 172 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR |
| 173 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 |
| 174 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS |
| 175 | /* Size of used area in RAM */ |
| 176 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 |
| 177 | |
| 178 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 179 | GENERATED_GBL_DATA_SIZE) |
| 180 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 181 | |
Prabhakar Kushwaha | 9307cba | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 182 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 183 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */ |
| 184 | |
| 185 | #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ |
| 186 | #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ |
| 187 | |
| 188 | /* Serial Port |
| 189 | * open - index 2 |
| 190 | * shorted - index 1 |
| 191 | */ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 192 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 193 | #define CONFIG_SYS_NS16550_SERIAL |
| 194 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 195 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
| 196 | |
| 197 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 198 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 199 | |
| 200 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 201 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
| 202 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 203 | /* I2C */ |
| 204 | #define CONFIG_SYS_I2C |
| 205 | #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ |
| 206 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C spd and slave address */ |
| 207 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 208 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 209 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 |
| 210 | |
| 211 | /* |
| 212 | * I2C2 EEPROM |
| 213 | */ |
| 214 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C spd and slave address */ |
| 215 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 216 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
| 217 | |
| 218 | #define CONFIG_SYS_I2C_PCA9555_ADDR 0x23 |
| 219 | |
| 220 | /* enable read and write access to EEPROM */ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 221 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 222 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 |
| 223 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 |
| 224 | |
| 225 | /* |
| 226 | * eSPI - Enhanced SPI |
| 227 | */ |
| 228 | #define CONFIG_HARD_SPI |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 229 | |
| 230 | #if defined(CONFIG_PCI) |
| 231 | /* |
| 232 | * General PCI |
| 233 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 234 | */ |
| 235 | |
| 236 | /* controller 2, direct to uli, tgtid 2, Base address 9000 */ |
| 237 | #define CONFIG_SYS_PCIE2_NAME "TWR-ELEV PCIe SLOT" |
| 238 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
| 239 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 |
| 240 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 |
| 241 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ |
| 242 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 |
| 243 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
| 244 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 |
| 245 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ |
| 246 | |
| 247 | /* controller 1, tgtid 1, Base address a000 */ |
| 248 | #define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT" |
| 249 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
| 250 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 |
| 251 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 |
| 252 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 253 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 |
| 254 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
| 255 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000 |
| 256 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
| 257 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 258 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 259 | #endif /* CONFIG_PCI */ |
| 260 | |
| 261 | #if defined(CONFIG_TSEC_ENET) |
| 262 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 263 | #define CONFIG_MII /* MII PHY management */ |
| 264 | #define CONFIG_TSEC1 |
| 265 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 266 | #undef CONFIG_TSEC2 |
| 267 | #undef CONFIG_TSEC2_NAME |
| 268 | #define CONFIG_TSEC3 |
| 269 | #define CONFIG_TSEC3_NAME "eTSEC3" |
| 270 | |
| 271 | #define TSEC1_PHY_ADDR 2 |
| 272 | #define TSEC2_PHY_ADDR 0 |
| 273 | #define TSEC3_PHY_ADDR 1 |
| 274 | |
| 275 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 276 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 277 | #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 278 | |
| 279 | #define TSEC1_PHYIDX 0 |
| 280 | #define TSEC2_PHYIDX 0 |
| 281 | #define TSEC3_PHYIDX 0 |
| 282 | |
| 283 | #define CONFIG_ETHPRIME "eTSEC1" |
| 284 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 285 | #define CONFIG_HAS_ETH0 |
| 286 | #define CONFIG_HAS_ETH1 |
| 287 | #undef CONFIG_HAS_ETH2 |
| 288 | #endif /* CONFIG_TSEC_ENET */ |
| 289 | |
| 290 | #ifdef CONFIG_QE |
| 291 | /* QE microcode/firmware address */ |
| 292 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
Zhao Qiang | dcf1d77 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 293 | #define CONFIG_SYS_QE_FW_ADDR 0xefec0000 |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 294 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 295 | #endif /* CONFIG_QE */ |
| 296 | |
| 297 | #ifdef CONFIG_TWR_P1025 |
| 298 | /* |
| 299 | * QE UEC ethernet configuration |
| 300 | */ |
| 301 | #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120) |
| 302 | |
| 303 | #undef CONFIG_UEC_ETH |
| 304 | #define CONFIG_PHY_MODE_NEED_CHANGE |
| 305 | |
| 306 | #define CONFIG_UEC_ETH1 /* ETH1 */ |
| 307 | #define CONFIG_HAS_ETH0 |
| 308 | |
| 309 | #ifdef CONFIG_UEC_ETH1 |
| 310 | #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */ |
| 311 | #define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */ |
| 312 | #define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */ |
| 313 | #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH |
| 314 | #define CONFIG_SYS_UEC1_PHY_ADDR 0x18 /* 0x18 for MII */ |
| 315 | #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII |
| 316 | #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100 |
| 317 | #endif /* CONFIG_UEC_ETH1 */ |
| 318 | |
| 319 | #define CONFIG_UEC_ETH5 /* ETH5 */ |
| 320 | #define CONFIG_HAS_ETH1 |
| 321 | |
| 322 | #ifdef CONFIG_UEC_ETH5 |
| 323 | #define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */ |
| 324 | #define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE |
| 325 | #define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */ |
| 326 | #define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH |
| 327 | #define CONFIG_SYS_UEC5_PHY_ADDR 0x19 /* 0x19 for RMII */ |
| 328 | #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII |
| 329 | #define CONFIG_SYS_UEC5_INTERFACE_SPEED 100 |
| 330 | #endif /* CONFIG_UEC_ETH5 */ |
| 331 | #endif /* CONFIG_TWR-P1025 */ |
| 332 | |
| 333 | /* |
Yangbo Lu | 94b383e | 2014-10-16 10:58:55 +0800 | [diff] [blame] | 334 | * Dynamic MTD Partition support with mtdparts |
| 335 | */ |
| 336 | #define CONFIG_MTD_DEVICE |
| 337 | #define CONFIG_MTD_PARTITIONS |
Yangbo Lu | 94b383e | 2014-10-16 10:58:55 +0800 | [diff] [blame] | 338 | #define CONFIG_FLASH_CFI_MTD |
Yangbo Lu | 94b383e | 2014-10-16 10:58:55 +0800 | [diff] [blame] | 339 | |
| 340 | /* |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 341 | * Environment |
| 342 | */ |
| 343 | #ifdef CONFIG_SYS_RAMBOOT |
| 344 | #ifdef CONFIG_RAMBOOT_SDCARD |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 345 | #define CONFIG_ENV_SIZE 0x2000 |
| 346 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 347 | #else |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 348 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
| 349 | #define CONFIG_ENV_SIZE 0x2000 |
| 350 | #endif |
| 351 | #else |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 352 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 353 | #define CONFIG_ENV_SIZE 0x2000 |
| 354 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ |
| 355 | #endif |
| 356 | |
| 357 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
| 358 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
| 359 | |
| 360 | /* |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 361 | * USB |
| 362 | */ |
| 363 | #define CONFIG_HAS_FSL_DR_USB |
| 364 | |
| 365 | #if defined(CONFIG_HAS_FSL_DR_USB) |
Tom Rini | 8850c5d | 2017-05-12 22:33:27 -0400 | [diff] [blame] | 366 | #ifdef CONFIG_USB_EHCI_HCD |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 367 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
| 368 | #define CONFIG_USB_EHCI_FSL |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 369 | #endif |
| 370 | #endif |
| 371 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 372 | #ifdef CONFIG_MMC |
| 373 | #define CONFIG_FSL_ESDHC |
| 374 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 375 | #endif |
| 376 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 377 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 378 | |
| 379 | /* |
| 380 | * Miscellaneous configurable options |
| 381 | */ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 382 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 383 | |
| 384 | /* |
| 385 | * For booting Linux, the board info and command line data |
| 386 | * have to be in the first 64 MB of memory, since this is |
| 387 | * the maximum mapped by the Linux kernel during initialization. |
| 388 | */ |
| 389 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/ |
| 390 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 391 | |
| 392 | /* |
| 393 | * Environment Configuration |
| 394 | */ |
| 395 | #define CONFIG_HOSTNAME unknown |
| 396 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
| 397 | #define CONFIG_BOOTFILE "uImage" |
| 398 | #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
| 399 | |
| 400 | /* default location for tftp and bootm */ |
| 401 | #define CONFIG_LOADADDR 1000000 |
| 402 | |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 403 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 404 | "netdev=eth0\0" \ |
| 405 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 406 | "loadaddr=1000000\0" \ |
| 407 | "bootfile=uImage\0" \ |
| 408 | "dtbfile=twr-p1025twr.dtb\0" \ |
| 409 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ |
| 410 | "qefirmwarefile=fsl_qe_ucode_1021_10_A.bin\0" \ |
| 411 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
| 412 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ |
| 413 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ |
| 414 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \ |
| 415 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ |
| 416 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ |
| 417 | "kernelflash=tftpboot $loadaddr $bootfile; " \ |
| 418 | "protect off 0xefa80000 +$filesize; " \ |
| 419 | "erase 0xefa80000 +$filesize; " \ |
| 420 | "cp.b $loadaddr 0xefa80000 $filesize; " \ |
| 421 | "protect on 0xefa80000 +$filesize; " \ |
| 422 | "cmp.b $loadaddr 0xefa80000 $filesize\0" \ |
| 423 | "dtbflash=tftpboot $loadaddr $dtbfile; " \ |
| 424 | "protect off 0xefe80000 +$filesize; " \ |
| 425 | "erase 0xefe80000 +$filesize; " \ |
| 426 | "cp.b $loadaddr 0xefe80000 $filesize; " \ |
| 427 | "protect on 0xefe80000 +$filesize; " \ |
| 428 | "cmp.b $loadaddr 0xefe80000 $filesize\0" \ |
| 429 | "ramdiskflash=tftpboot $loadaddr $ramdiskfile; " \ |
| 430 | "protect off 0xeeb80000 +$filesize; " \ |
| 431 | "erase 0xeeb80000 +$filesize; " \ |
| 432 | "cp.b $loadaddr 0xeeb80000 $filesize; " \ |
| 433 | "protect on 0xeeb80000 +$filesize; " \ |
| 434 | "cmp.b $loadaddr 0xeeb80000 $filesize\0" \ |
| 435 | "qefirmwareflash=tftpboot $loadaddr $qefirmwarefile; " \ |
| 436 | "protect off 0xefec0000 +$filesize; " \ |
| 437 | "erase 0xefec0000 +$filesize; " \ |
| 438 | "cp.b $loadaddr 0xefec0000 $filesize; " \ |
| 439 | "protect on 0xefec0000 +$filesize; " \ |
| 440 | "cmp.b $loadaddr 0xefec0000 $filesize\0" \ |
| 441 | "consoledev=ttyS0\0" \ |
| 442 | "ramdiskaddr=2000000\0" \ |
| 443 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ |
Scott Wood | b24a4f6 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 444 | "fdtaddr=1e00000\0" \ |
Xie Xiaobo | 49f5bef | 2013-06-24 15:01:30 +0800 | [diff] [blame] | 445 | "bdev=sda1\0" \ |
| 446 | "norbootaddr=ef080000\0" \ |
| 447 | "norfdtaddr=ef040000\0" \ |
| 448 | "ramdisk_size=120000\0" \ |
| 449 | "usbboot=setenv bootargs root=/dev/sda1 rw rootdelay=5 " \ |
| 450 | "console=$consoledev,$baudrate $othbootargs ; bootm 0xefa80000 - 0xefe80000" |
| 451 | |
| 452 | #define CONFIG_NFSBOOTCOMMAND \ |
| 453 | "setenv bootargs root=/dev/nfs rw " \ |
| 454 | "nfsroot=$serverip:$rootpath " \ |
| 455 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 456 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 457 | "tftp $loadaddr $bootfile&&" \ |
| 458 | "tftp $fdtaddr $fdtfile&&" \ |
| 459 | "bootm $loadaddr - $fdtaddr" |
| 460 | |
| 461 | #define CONFIG_HDBOOT \ |
| 462 | "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ |
| 463 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 464 | "usb start;" \ |
| 465 | "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ |
| 466 | "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ |
| 467 | "bootm $loadaddr - $fdtaddr" |
| 468 | |
| 469 | #define CONFIG_USB_FAT_BOOT \ |
| 470 | "setenv bootargs root=/dev/ram rw " \ |
| 471 | "console=$consoledev,$baudrate $othbootargs " \ |
| 472 | "ramdisk_size=$ramdisk_size;" \ |
| 473 | "usb start;" \ |
| 474 | "fatload usb 0:2 $loadaddr $bootfile;" \ |
| 475 | "fatload usb 0:2 $fdtaddr $fdtfile;" \ |
| 476 | "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \ |
| 477 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 478 | |
| 479 | #define CONFIG_USB_EXT2_BOOT \ |
| 480 | "setenv bootargs root=/dev/ram rw " \ |
| 481 | "console=$consoledev,$baudrate $othbootargs " \ |
| 482 | "ramdisk_size=$ramdisk_size;" \ |
| 483 | "usb start;" \ |
| 484 | "ext2load usb 0:4 $loadaddr $bootfile;" \ |
| 485 | "ext2load usb 0:4 $fdtaddr $fdtfile;" \ |
| 486 | "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ |
| 487 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 488 | |
| 489 | #define CONFIG_NORBOOT \ |
| 490 | "setenv bootargs root=/dev/mtdblock3 rw " \ |
| 491 | "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \ |
| 492 | "bootm $norbootaddr - $norfdtaddr" |
| 493 | |
| 494 | #define CONFIG_RAMBOOTCOMMAND_TFTP \ |
| 495 | "setenv bootargs root=/dev/ram rw " \ |
| 496 | "console=$consoledev,$baudrate $othbootargs " \ |
| 497 | "ramdisk_size=$ramdisk_size;" \ |
| 498 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 499 | "tftp $loadaddr $bootfile;" \ |
| 500 | "tftp $fdtaddr $fdtfile;" \ |
| 501 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 502 | |
| 503 | #define CONFIG_RAMBOOTCOMMAND \ |
| 504 | "setenv bootargs root=/dev/ram rw " \ |
| 505 | "console=$consoledev,$baudrate $othbootargs " \ |
| 506 | "ramdisk_size=$ramdisk_size;" \ |
| 507 | "bootm 0xefa80000 0xeeb80000 0xefe80000" |
| 508 | |
| 509 | #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND |
| 510 | |
| 511 | #endif /* __CONFIG_H */ |