blob: 0ab743e80d508bfb76aa485f4a1d5337faad5187 [file] [log] [blame]
Marek Vasuta2a14852021-04-26 22:04:11 +02001/* SPDX-License-Identifier: GPL-2.0
2 *
Marek Vasut910df4d2017-09-15 21:13:55 +02003 * SuperH Pin Function Controller Support
4 *
5 * Copyright (c) 2008 Magnus Damm
Marek Vasut910df4d2017-09-15 21:13:55 +02006 */
7
8#ifndef __SH_PFC_H
9#define __SH_PFC_H
10
11#include <linux/stringify.h>
12
13enum {
14 PINMUX_TYPE_NONE,
15 PINMUX_TYPE_FUNCTION,
16 PINMUX_TYPE_GPIO,
17 PINMUX_TYPE_OUTPUT,
18 PINMUX_TYPE_INPUT,
19};
20
Marek Vasuta2a14852021-04-26 22:04:11 +020021#define SH_PFC_PIN_NONE U16_MAX
22
Marek Vasut910df4d2017-09-15 21:13:55 +020023#define SH_PFC_PIN_CFG_INPUT (1 << 0)
24#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
25#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
26#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Marek Vasuta2a14852021-04-26 22:04:11 +020027#define SH_PFC_PIN_CFG_PULL_UP_DOWN (SH_PFC_PIN_CFG_PULL_UP | \
28 SH_PFC_PIN_CFG_PULL_DOWN)
Marek Vasut910df4d2017-09-15 21:13:55 +020029#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
30#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
Marek Vasuta2a14852021-04-26 22:04:11 +020031
32#define SH_PFC_PIN_VOLTAGE_18_33 (0 << 6)
33#define SH_PFC_PIN_VOLTAGE_25_33 (1 << 6)
34
35#define SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 (SH_PFC_PIN_CFG_IO_VOLTAGE | \
36 SH_PFC_PIN_VOLTAGE_18_33)
37#define SH_PFC_PIN_CFG_IO_VOLTAGE_25_33 (SH_PFC_PIN_CFG_IO_VOLTAGE | \
38 SH_PFC_PIN_VOLTAGE_25_33)
39
Marek Vasut910df4d2017-09-15 21:13:55 +020040#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
41
42struct sh_pfc_pin {
Marek Vasut910df4d2017-09-15 21:13:55 +020043 const char *name;
44 unsigned int configs;
Marek Vasuta2a14852021-04-26 22:04:11 +020045 u16 pin;
46 u16 enum_id;
Marek Vasut910df4d2017-09-15 21:13:55 +020047};
48
Marek Vasut3e812422023-01-26 21:01:35 +010049#define SH_PFC_PIN_GROUP_ALIAS(alias, _name) { \
50 .name = #alias, \
51 .pins = _name##_pins, \
52 .mux = _name##_mux, \
53 .nr_pins = ARRAY_SIZE(_name##_pins) + \
54 BUILD_BUG_ON_ZERO(sizeof(_name##_pins) != sizeof(_name##_mux)), \
55}
56#define SH_PFC_PIN_GROUP(name) SH_PFC_PIN_GROUP_ALIAS(name, name)
57
58/*
59 * Define a pin group referring to a subset of an array of pins.
60 */
61#define SH_PFC_PIN_GROUP_SUBSET(_name, data, first, n) { \
62 .name = #_name, \
63 .pins = data##_pins + first, \
64 .mux = data##_mux + first, \
65 .nr_pins = n + \
66 BUILD_BUG_ON_ZERO(first + n > ARRAY_SIZE(data##_pins)) + \
67 BUILD_BUG_ON_ZERO(first + n > ARRAY_SIZE(data##_mux)), \
68}
69
70/*
71 * Define a pin group for the data pins of a resizable bus.
72 * An optional 'suffix' argument is accepted, to be used when the same group
73 * can appear on a different set of pins.
74 */
75#define BUS_DATA_PIN_GROUP(base, n, ...) \
76 SH_PFC_PIN_GROUP_SUBSET(base##n##__VA_ARGS__, base##__VA_ARGS__, 0, n)
Marek Vasut910df4d2017-09-15 21:13:55 +020077
78struct sh_pfc_pin_group {
79 const char *name;
80 const unsigned int *pins;
81 const unsigned int *mux;
82 unsigned int nr_pins;
83};
84
Marek Vasut3e812422023-01-26 21:01:35 +010085#define SH_PFC_FUNCTION(n) { \
86 .name = #n, \
87 .groups = n##_groups, \
88 .nr_groups = ARRAY_SIZE(n##_groups), \
89}
Marek Vasut910df4d2017-09-15 21:13:55 +020090
91struct sh_pfc_function {
92 const char *name;
93 const char * const *groups;
94 unsigned int nr_groups;
95};
96
97struct pinmux_func {
98 u16 enum_id;
99 const char *name;
100};
101
102struct pinmux_cfg_reg {
103 u32 reg;
104 u8 reg_width, field_width;
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200105#ifdef DEBUG
106 u16 nr_enum_ids; /* for variable width regs only */
107#define SET_NR_ENUM_IDS(n) .nr_enum_ids = n,
108#else
109#define SET_NR_ENUM_IDS(n)
110#endif
Marek Vasut910df4d2017-09-15 21:13:55 +0200111 const u16 *enum_ids;
Marek Vasut3e812422023-01-26 21:01:35 +0100112 const s8 *var_field_width;
Marek Vasut910df4d2017-09-15 21:13:55 +0200113};
114
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200115#define GROUP(...) __VA_ARGS__
116
Marek Vasut910df4d2017-09-15 21:13:55 +0200117/*
118 * Describe a config register consisting of several fields of the same width
119 * - name: Register name (unused, for documentation purposes only)
120 * - r: Physical register address
121 * - r_width: Width of the register (in bits)
122 * - f_width: Width of the fixed-width register fields (in bits)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200123 * - ids: For each register field (from left to right, i.e. MSB to LSB),
124 * 2^f_width enum IDs must be specified, one for each possible
125 * combination of the register field bit values, all wrapped using
126 * the GROUP() macro.
Marek Vasut910df4d2017-09-15 21:13:55 +0200127 */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200128#define PINMUX_CFG_REG(name, r, r_width, f_width, ids) \
129 .reg = r, .reg_width = r_width, \
130 .field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) + \
131 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
Marek Vasut3e812422023-01-26 21:01:35 +0100132 (r_width / f_width) << f_width), \
133 .enum_ids = (const u16 [(r_width / f_width) << f_width]) { ids }
Marek Vasut910df4d2017-09-15 21:13:55 +0200134
135/*
136 * Describe a config register consisting of several fields of different widths
137 * - name: Register name (unused, for documentation purposes only)
138 * - r: Physical register address
139 * - r_width: Width of the register (in bits)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200140 * - f_widths: List of widths of the register fields (in bits), from left
141 * to right (i.e. MSB to LSB), wrapped using the GROUP() macro.
Marek Vasut3e812422023-01-26 21:01:35 +0100142 * Reserved fields are indicated by negating the field width.
143 * - ids: For each non-reserved register field (from left to right, i.e. MSB
144 * to LSB), 2^f_widths[i] enum IDs must be specified, one for each
145 * possible combination of the register field bit values, all wrapped
146 * using the GROUP() macro.
Marek Vasut910df4d2017-09-15 21:13:55 +0200147 */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200148#define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids) \
149 .reg = r, .reg_width = r_width, \
Marek Vasut3e812422023-01-26 21:01:35 +0100150 .var_field_width = (const s8 []) { f_widths, 0 }, \
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200151 SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16)) \
152 .enum_ids = (const u16 []) { ids }
Marek Vasut910df4d2017-09-15 21:13:55 +0200153
154struct pinmux_drive_reg_field {
155 u16 pin;
156 u8 offset;
157 u8 size;
158};
159
160struct pinmux_drive_reg {
161 u32 reg;
Marek Vasut3e812422023-01-26 21:01:35 +0100162 const struct pinmux_drive_reg_field fields[10];
Marek Vasut910df4d2017-09-15 21:13:55 +0200163};
164
165#define PINMUX_DRIVE_REG(name, r) \
166 .reg = r, \
167 .fields =
168
Marek Vasut3e812422023-01-26 21:01:35 +0100169struct pinmux_bias_reg { /* At least one of puen/pud must exist */
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200170 u32 puen; /* Pull-enable or pull-up control register */
Marek Vasut3e812422023-01-26 21:01:35 +0100171 u32 pud; /* Pull-up/down or pull-down control register */
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200172 const u16 pins[32];
173};
174
175#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
176 .puen = r1, \
177 .pud = r2, \
178 .pins =
179
180struct pinmux_ioctrl_reg {
181 u32 reg;
182};
183
Marek Vasut910df4d2017-09-15 21:13:55 +0200184struct pinmux_data_reg {
185 u32 reg;
186 u8 reg_width;
187 const u16 *enum_ids;
188};
189
190/*
191 * Describe a data register
192 * - name: Register name (unused, for documentation purposes only)
193 * - r: Physical register address
194 * - r_width: Width of the register (in bits)
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200195 * - ids: For each register bit (from left to right, i.e. MSB to LSB), one
196 * enum ID must be specified, all wrapped using the GROUP() macro.
Marek Vasut910df4d2017-09-15 21:13:55 +0200197 */
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200198#define PINMUX_DATA_REG(name, r, r_width, ids) \
199 .reg = r, .reg_width = r_width + \
200 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
201 r_width), \
202 .enum_ids = (const u16 [r_width]) { ids }
Marek Vasut910df4d2017-09-15 21:13:55 +0200203
204struct pinmux_irq {
205 const short *gpios;
206};
207
208/*
209 * Describe the mapping from GPIOs to a single IRQ
210 * - ids...: List of GPIOs that are mapped to the same IRQ
211 */
Marek Vasut3e812422023-01-26 21:01:35 +0100212#define PINMUX_IRQ(ids...) { \
213 .gpios = (const short []) { ids, -1 } \
214}
Marek Vasut910df4d2017-09-15 21:13:55 +0200215
216struct pinmux_range {
217 u16 begin;
218 u16 end;
219 u16 force;
220};
221
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200222struct sh_pfc_window {
223 phys_addr_t phys;
224 void __iomem *virt;
225 unsigned long size;
Marek Vasut910df4d2017-09-15 21:13:55 +0200226};
227
228struct sh_pfc_pin_range;
229
230struct sh_pfc {
231 struct device *dev;
232 const struct sh_pfc_soc_info *info;
233
234 void *regs;
235
236 struct sh_pfc_pin_range *ranges;
237 unsigned int nr_ranges;
238
239 unsigned int nr_gpio_pins;
240
241 struct sh_pfc_chip *gpio;
242};
243
244struct sh_pfc_soc_operations {
245 int (*init)(struct sh_pfc *pfc);
246 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
247 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
248 unsigned int bias);
Marek Vasut3e812422023-01-26 21:01:35 +0100249 int (*pin_to_pocctrl)(unsigned int pin, u32 *pocctrl);
250 int (*pin_to_portcr)(unsigned int pin);
Marek Vasut910df4d2017-09-15 21:13:55 +0200251};
252
253struct sh_pfc_soc_info {
254 const char *name;
255 const struct sh_pfc_soc_operations *ops;
256
257 struct pinmux_range input;
258 struct pinmux_range output;
259 struct pinmux_range function;
260
261 const struct sh_pfc_pin *pins;
262 unsigned int nr_pins;
263 const struct sh_pfc_pin_group *groups;
264 unsigned int nr_groups;
265 const struct sh_pfc_function *functions;
266 unsigned int nr_functions;
267
268 const struct pinmux_cfg_reg *cfg_regs;
269 const struct pinmux_drive_reg *drive_regs;
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200270 const struct pinmux_bias_reg *bias_regs;
271 const struct pinmux_ioctrl_reg *ioctrl_regs;
Marek Vasut910df4d2017-09-15 21:13:55 +0200272 const struct pinmux_data_reg *data_regs;
273
274 const u16 *pinmux_data;
275 unsigned int pinmux_data_size;
276
Marek Vasut6fc323c2021-04-27 22:03:38 +0200277 u32 unlock_reg; /* can be literal address or mask */
Marek Vasut910df4d2017-09-15 21:13:55 +0200278};
279
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200280u32 sh_pfc_read(struct sh_pfc *pfc, u32 reg);
281void sh_pfc_write(struct sh_pfc *pfc, u32 reg, u32 data);
Marek Vasut910df4d2017-09-15 21:13:55 +0200282
Marek Vasut3e812422023-01-26 21:01:35 +0100283extern const struct sh_pfc_soc_info emev2_pinmux_info;
284extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
285extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
286extern const struct sh_pfc_soc_info r8a7742_pinmux_info;
287extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
288extern const struct sh_pfc_soc_info r8a7744_pinmux_info;
289extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
290extern const struct sh_pfc_soc_info r8a77470_pinmux_info;
Adam Ford43ef8032020-06-30 09:30:09 -0500291extern const struct sh_pfc_soc_info r8a774a1_pinmux_info;
Biju Dasc5f37622020-10-28 10:34:21 +0000292extern const struct sh_pfc_soc_info r8a774b1_pinmux_info;
Lad Prabhakar220f3082021-03-15 22:24:04 +0000293extern const struct sh_pfc_soc_info r8a774c0_pinmux_info;
Biju Das975154b2020-10-28 10:34:22 +0000294extern const struct sh_pfc_soc_info r8a774e1_pinmux_info;
Marek Vasut3e812422023-01-26 21:01:35 +0100295extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
296extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
Marek Vasut7547ad42018-01-17 22:18:59 +0100297extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
Marek Vasut427c75d2018-01-17 17:14:45 +0100298extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Marek Vasutab2d09b42018-01-17 22:29:50 +0100299extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Marek Vasut427c75d2018-01-17 17:14:45 +0100300extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
Marek Vasut34e93602018-01-17 22:33:59 +0100301extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
Marek Vasut3e812422023-01-26 21:01:35 +0100302extern const struct sh_pfc_soc_info r8a77950_pinmux_info;
303extern const struct sh_pfc_soc_info r8a77951_pinmux_info;
304extern const struct sh_pfc_soc_info r8a77960_pinmux_info;
305extern const struct sh_pfc_soc_info r8a77961_pinmux_info;
Marek Vasutc6435c32019-03-04 01:32:44 +0100306extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
Marek Vasutc106bb52017-10-09 20:57:29 +0200307extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
Marek Vasutf497ec32019-07-29 19:59:44 +0200308extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
Marek Vasutcb13e462018-04-26 13:09:20 +0200309extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
Marek Vasuta59e6972017-10-08 20:57:37 +0200310extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Marek Vasutdf8adad2021-04-27 01:55:54 +0200311extern const struct sh_pfc_soc_info r8a779a0_pinmux_info;
Marek Vasut8719ca82019-03-04 22:39:51 +0100312
Marek Vasut910df4d2017-09-15 21:13:55 +0200313/* -----------------------------------------------------------------------------
314 * Helper macros to create pin and port lists
315 */
316
317/*
318 * sh_pfc_soc_info pinmux_data array macros
319 */
320
321/*
322 * Describe generic pinmux data
323 * - data_or_mark: *_DATA or *_MARK enum ID
324 * - ids...: List of enum IDs to associate with data_or_mark
325 */
326#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
327
328/*
329 * Describe a pinmux configuration without GPIO function that needs
330 * configuration in a Peripheral Function Select Register (IPSR)
331 * - ipsr: IPSR field (unused, for documentation purposes only)
332 * - fn: Function name, referring to a field in the IPSR
333 */
334#define PINMUX_IPSR_NOGP(ipsr, fn) \
335 PINMUX_DATA(fn##_MARK, FN_##fn)
336
337/*
338 * Describe a pinmux configuration with GPIO function that needs configuration
339 * in both a Peripheral Function Select Register (IPSR) and in a
340 * GPIO/Peripheral Function Select Register (GPSR)
341 * - ipsr: IPSR field
342 * - fn: Function name, also referring to the IPSR field
343 */
344#define PINMUX_IPSR_GPSR(ipsr, fn) \
345 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
346
347/*
348 * Describe a pinmux configuration without GPIO function that needs
349 * configuration in a Peripheral Function Select Register (IPSR), and where the
350 * pinmux function has a representation in a Module Select Register (MOD_SEL).
351 * - ipsr: IPSR field (unused, for documentation purposes only)
352 * - fn: Function name, also referring to the IPSR field
353 * - msel: Module selector
354 */
355#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
356 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
357
358/*
359 * Describe a pinmux configuration with GPIO function where the pinmux function
360 * has no representation in a Peripheral Function Select Register (IPSR), but
361 * instead solely depends on a group selection.
362 * - gpsr: GPSR field
363 * - fn: Function name, also referring to the GPSR field
364 * - gsel: Group selector
365 */
366#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
367 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
368
369/*
370 * Describe a pinmux configuration with GPIO function that needs configuration
371 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
372 * Function Select Register (GPSR), and where the pinmux function has a
373 * representation in a Module Select Register (MOD_SEL).
374 * - ipsr: IPSR field
375 * - fn: Function name, also referring to the IPSR field
376 * - msel: Module selector
377 */
378#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
379 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
380
381/*
Marek Vasut8719ca82019-03-04 22:39:51 +0100382 * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
383 * an additional select register that controls physical multiplexing
384 * with another pin.
385 * - ipsr: IPSR field
386 * - fn: Function name, also referring to the IPSR field
387 * - psel: Physical multiplexing selector
388 * - msel: Module selector
389 */
390#define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
391 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)
392
393/*
394 * Describe a pinmux configuration in which a pin is physically multiplexed
395 * with other pins.
Marek Vasuta2a14852021-04-26 22:04:11 +0200396 * - ipsr: IPSR field
Eugeniu Rosca7f2e60f2019-07-09 18:27:11 +0200397 * - fn: Function name
Marek Vasut8719ca82019-03-04 22:39:51 +0100398 * - psel: Physical multiplexing selector
399 */
400#define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
Marek Vasuta2a14852021-04-26 22:04:11 +0200401 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##ipsr)
Marek Vasut8719ca82019-03-04 22:39:51 +0100402
403/*
Marek Vasut910df4d2017-09-15 21:13:55 +0200404 * Describe a pinmux configuration for a single-function pin with GPIO
405 * capability.
406 * - fn: Function name
407 */
408#define PINMUX_SINGLE(fn) \
409 PINMUX_DATA(fn##_MARK, FN_##fn)
410
411/*
412 * GP port style (32 ports banks)
413 */
414
415#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
416 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
417#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
418
Marek Vasuta2a14852021-04-26 22:04:11 +0200419#define PORT_GP_CFG_2(bank, fn, sfx, cfg) \
Marek Vasut910df4d2017-09-15 21:13:55 +0200420 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
Marek Vasuta2a14852021-04-26 22:04:11 +0200421 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg)
422#define PORT_GP_2(bank, fn, sfx) PORT_GP_CFG_2(bank, fn, sfx, 0)
423
424#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
425 PORT_GP_CFG_2(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200426 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
427 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
428#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
429
Marek Vasutc106bb52017-10-09 20:57:29 +0200430#define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
431 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200432 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
433 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
Marek Vasutc106bb52017-10-09 20:57:29 +0200434#define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
435
Marek Vasut3e812422023-01-26 21:01:35 +0100436#define PORT_GP_CFG_7(bank, fn, sfx, cfg) \
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200437 PORT_GP_CFG_6(bank, fn, sfx, cfg), \
Marek Vasut3e812422023-01-26 21:01:35 +0100438 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg)
439#define PORT_GP_7(bank, fn, sfx) PORT_GP_CFG_7(bank, fn, sfx, 0)
440
441#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
442 PORT_GP_CFG_7(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200443 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
444#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
445
446#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
447 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
448 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
449#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
450
451#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
452 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
453 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
454#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
455
Takeshi Kihara634f9f02018-03-07 15:26:12 +0900456#define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
Marek Vasut910df4d2017-09-15 21:13:55 +0200457 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Marek Vasut8719ca82019-03-04 22:39:51 +0100458 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
Takeshi Kihara634f9f02018-03-07 15:26:12 +0900459#define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
460
461#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
Marek Vasut8719ca82019-03-04 22:39:51 +0100462 PORT_GP_CFG_11(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200463 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
464#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
465
Marek Vasut3e812422023-01-26 21:01:35 +0100466#define PORT_GP_CFG_13(bank, fn, sfx, cfg) \
Marek Vasut910df4d2017-09-15 21:13:55 +0200467 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
Marek Vasut3e812422023-01-26 21:01:35 +0100468 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg)
469#define PORT_GP_13(bank, fn, sfx) PORT_GP_CFG_13(bank, fn, sfx, 0)
470
471#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
472 PORT_GP_CFG_13(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200473 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
474#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
475
476#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
477 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
478 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
479#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
480
481#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
482 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
483 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
484#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
485
486#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
487 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
488 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
489#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
490
491#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
492 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
493 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
494#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
495
Marek Vasut3e812422023-01-26 21:01:35 +0100496#define PORT_GP_CFG_19(bank, fn, sfx, cfg) \
Marek Vasut910df4d2017-09-15 21:13:55 +0200497 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
Marek Vasut3e812422023-01-26 21:01:35 +0100498 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg)
499#define PORT_GP_19(bank, fn, sfx) PORT_GP_CFG_19(bank, fn, sfx, 0)
500
501#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
502 PORT_GP_CFG_19(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200503 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
504#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
505
506#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
507 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
508 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
509#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
510
Marek Vasutc106bb52017-10-09 20:57:29 +0200511#define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200512 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
513 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
Marek Vasutc106bb52017-10-09 20:57:29 +0200514#define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
515
Marek Vasut910df4d2017-09-15 21:13:55 +0200516#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200517 PORT_GP_CFG_22(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200518 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
519#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
520
521#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
522 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
523 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
524#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
525
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200526#define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
Marek Vasut910df4d2017-09-15 21:13:55 +0200527 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Marek Vasutbf8d2da2018-06-10 16:05:48 +0200528 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
529#define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
530
531#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
532 PORT_GP_CFG_25(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200533 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
534#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
535
Marek Vasuta2a14852021-04-26 22:04:11 +0200536#define PORT_GP_CFG_27(bank, fn, sfx, cfg) \
Marek Vasut910df4d2017-09-15 21:13:55 +0200537 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
Marek Vasuta2a14852021-04-26 22:04:11 +0200538 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg)
539#define PORT_GP_27(bank, fn, sfx) PORT_GP_CFG_27(bank, fn, sfx, 0)
540
541#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
542 PORT_GP_CFG_27(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200543 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
544#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
545
546#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
547 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
548 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
549#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
550
551#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
552 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
553 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
554#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
555
Marek Vasuta2a14852021-04-26 22:04:11 +0200556#define PORT_GP_CFG_31(bank, fn, sfx, cfg) \
Marek Vasut910df4d2017-09-15 21:13:55 +0200557 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
Marek Vasuta2a14852021-04-26 22:04:11 +0200558 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg)
559#define PORT_GP_31(bank, fn, sfx) PORT_GP_CFG_31(bank, fn, sfx, 0)
560
561#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
562 PORT_GP_CFG_31(bank, fn, sfx, cfg), \
Marek Vasut910df4d2017-09-15 21:13:55 +0200563 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
564#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
565
566#define PORT_GP_32_REV(bank, fn, sfx) \
567 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
568 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
569 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
570 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
571 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
572 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
573 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
574 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
575 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
576 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
577 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
578 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
579 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
580 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
581 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
582 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
583
584/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
585#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Marek Vasuta2a14852021-04-26 22:04:11 +0200586#define GP_ALL(str) CPU_ALL_GP(_GP_ALL, str)
Marek Vasut910df4d2017-09-15 21:13:55 +0200587
588/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
Marek Vasut3e812422023-01-26 21:01:35 +0100589#define _GP_GPIO(bank, _pin, _name, sfx, cfg) { \
590 .pin = (bank * 32) + _pin, \
591 .name = __stringify(_name), \
592 .enum_id = _name##_DATA, \
593 .configs = cfg, \
594}
Marek Vasuta2a14852021-04-26 22:04:11 +0200595#define PINMUX_GPIO_GP_ALL() CPU_ALL_GP(_GP_GPIO, unused)
Marek Vasut910df4d2017-09-15 21:13:55 +0200596
597/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
598#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Marek Vasuta2a14852021-04-26 22:04:11 +0200599#define PINMUX_DATA_GP_ALL() CPU_ALL_GP(_GP_DATA, unused)
600
601/*
602 * GP_ASSIGN_LAST() - Expand to an enum definition for the last GP pin
603 *
604 * The largest GP pin index is obtained by taking the size of a union,
605 * containing one array per GP pin, sized by the corresponding pin index.
606 * As the fields in the CPU_ALL_GP() macro definition are separated by commas,
607 * while the members of a union must be terminated by semicolons, the commas
608 * are absorbed by wrapping them inside dummy attributes.
609 */
610#define _GP_ENTRY(bank, pin, name, sfx, cfg) \
611 deprecated)); char name[(bank * 32) + pin] __attribute__((deprecated
612#define GP_ASSIGN_LAST() \
613 GP_LAST = sizeof(union { \
614 char dummy[0] __attribute__((deprecated, \
615 CPU_ALL_GP(_GP_ENTRY, unused), \
616 deprecated)); \
617 })
Marek Vasut910df4d2017-09-15 21:13:55 +0200618
619/*
620 * PORT style (linear pin space)
621 */
622
623#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
624
625#define PORT_10(pn, fn, pfx, sfx) \
626 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
627 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
628 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
629 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
630 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
631
632#define PORT_90(pn, fn, pfx, sfx) \
633 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
634 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
635 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
636 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
637 PORT_10(pn+90, fn, pfx##9, sfx)
638
639/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
640#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
641#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
642
643/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
644#define PINMUX_GPIO(_pin) \
645 [GPIO_##_pin] = { \
646 .pin = (u16)-1, \
647 .name = __stringify(GPIO_##_pin), \
648 .enum_id = _pin##_DATA, \
649 }
650
651/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
Marek Vasut3e812422023-01-26 21:01:35 +0100652#define SH_PFC_PIN_CFG(_pin, cfgs) { \
653 .pin = _pin, \
654 .name = __stringify(PORT##_pin), \
655 .enum_id = PORT##_pin##_DATA, \
656 .configs = cfgs, \
657}
Marek Vasut910df4d2017-09-15 21:13:55 +0200658
Marek Vasut910df4d2017-09-15 21:13:55 +0200659/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
660 * PORT_name_OUT, PORT_name_IN marks
661 */
662#define _PORT_DATA(pn, pfx, sfx) \
663 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
664 PORT##pfx##_OUT, PORT##pfx##_IN)
665#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
666
Marek Vasuta2a14852021-04-26 22:04:11 +0200667/*
668 * PORT_ASSIGN_LAST() - Expand to an enum definition for the last PORT pin
669 *
670 * The largest PORT pin index is obtained by taking the size of a union,
671 * containing one array per PORT pin, sized by the corresponding pin index.
672 * As the fields in the CPU_ALL_PORT() macro definition are separated by
673 * commas, while the members of a union must be terminated by semicolons, the
674 * commas are absorbed by wrapping them inside dummy attributes.
675 */
676#define _PORT_ENTRY(pn, pfx, sfx) \
677 deprecated)); char pfx[pn] __attribute__((deprecated
678#define PORT_ASSIGN_LAST() \
679 PORT_LAST = sizeof(union { \
680 char dummy[0] __attribute__((deprecated, \
681 CPU_ALL_PORT(_PORT_ENTRY, PORT, unused), \
682 deprecated)); \
683 })
684
Marek Vasut910df4d2017-09-15 21:13:55 +0200685/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
686#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
687 [gpio - (base)] = { \
688 .name = __stringify(gpio), \
689 .enum_id = data_or_mark, \
690 }
691#define GPIO_FN(str) \
692 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
693
694/*
Marek Vasuta2a14852021-04-26 22:04:11 +0200695 * Pins not associated with a GPIO port
696 */
697
698#define PIN_NOGP_CFG(pin, name, fn, cfg) fn(pin, name, cfg)
699#define PIN_NOGP(pin, name, fn) fn(pin, name, 0)
700
701/* NOGP_ALL - Expand to a list of PIN_id */
702#define _NOGP_ALL(pin, name, cfg) PIN_##pin
703#define NOGP_ALL() CPU_ALL_NOGP(_NOGP_ALL)
704
705/* PINMUX_NOGP_ALL - Expand to a list of sh_pfc_pin entries */
Marek Vasut3e812422023-01-26 21:01:35 +0100706#define _NOGP_PINMUX(_pin, _name, cfg) { \
707 .pin = PIN_##_pin, \
708 .name = "PIN_" _name, \
709 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfg, \
710}
Marek Vasuta2a14852021-04-26 22:04:11 +0200711#define PINMUX_NOGP_ALL() CPU_ALL_NOGP(_NOGP_PINMUX)
712
713/*
Marek Vasut910df4d2017-09-15 21:13:55 +0200714 * PORTnCR helper macro for SH-Mobile/R-Mobile
715 */
Marek Vasut3e812422023-01-26 21:01:35 +0100716#define PORTCR(nr, reg) { \
717 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, GROUP(-2, 2, -1, 3), \
718 GROUP( \
719 /* PULMD[1:0], handled by .set_bias() */ \
720 /* IE and OE */ \
721 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
722 /* SEC, not supported */ \
723 /* PTMD[2:0] */ \
724 PORT##nr##_FN0, PORT##nr##_FN1, \
725 PORT##nr##_FN2, PORT##nr##_FN3, \
726 PORT##nr##_FN4, PORT##nr##_FN5, \
727 PORT##nr##_FN6, PORT##nr##_FN7 \
728 )) \
729}
Marek Vasut910df4d2017-09-15 21:13:55 +0200730
731/*
732 * GPIO number helper macro for R-Car
733 */
734#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
735
Marek Vasut3e812422023-01-26 21:01:35 +0100736/*
737 * Bias helpers
738 */
739const struct pinmux_bias_reg *
740rcar_pin_to_bias_reg(const struct sh_pfc_soc_info *info, unsigned int pin,
741 unsigned int *bit);
742unsigned int rcar_pinmux_get_bias(struct sh_pfc *pfc, unsigned int pin);
743void rcar_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
744 unsigned int bias);
745
Marek Vasut910df4d2017-09-15 21:13:55 +0200746#endif /* __SH_PFC_H */