blob: c4721439ac13e3166f7bca429ddfb6058614b401 [file] [log] [blame]
David Feng12916822013-12-14 11:47:37 +08001/*
2 * Configuration for Versatile Express. Parts were derived from other ARM
3 * configurations.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __VEXPRESS_AEMV8A_H
9#define __VEXPRESS_AEMV8A_H
10
Linus Walleij03ca6a32014-12-24 02:02:46 +010011/* We use generic board for v8 Versatile Express */
12#define CONFIG_SYS_GENERIC_BOARD
13
Linus Walleijf91afc42015-01-23 11:50:53 +010014#ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
Darwin Rambo261d2762014-06-09 11:12:59 -070015#ifndef CONFIG_SEMIHOSTING
Linus Walleijf91afc42015-01-23 11:50:53 +010016#error CONFIG_TARGET_VEXPRESS64_BASE_FVP requires CONFIG_SEMIHOSTING
Darwin Rambo261d2762014-06-09 11:12:59 -070017#endif
Darwin Rambo261d2762014-06-09 11:12:59 -070018#define CONFIG_ARMV8_SWITCH_TO_EL1
19#endif
20
David Feng12916822013-12-14 11:47:37 +080021#define CONFIG_REMAKE_ELF
22
David Feng12916822013-12-14 11:47:37 +080023#define CONFIG_SUPPORT_RAW_INITRD
24
25/* Cache Definitions */
26#define CONFIG_SYS_DCACHE_OFF
27#define CONFIG_SYS_ICACHE_OFF
28
29#define CONFIG_IDENT_STRING " vexpress_aemv8a"
30#define CONFIG_BOOTP_VCI_STRING "U-boot.armv8.vexpress_aemv8a"
31
32/* Link Definitions */
Linus Walleijf91afc42015-01-23 11:50:53 +010033#ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
Darwin Rambo261d2762014-06-09 11:12:59 -070034/* ATF loads u-boot here for BASE_FVP model */
35#define CONFIG_SYS_TEXT_BASE 0x88000000
36#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x03f00000)
Linus Walleijffc10372015-01-23 14:41:10 +010037#elif CONFIG_TARGET_VEXPRESS64_JUNO
38#define CONFIG_SYS_TEXT_BASE 0xe0000000
39#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
Darwin Rambo261d2762014-06-09 11:12:59 -070040#else
Linus Walleij03314f02015-03-23 11:06:14 +010041#error "Unknown board variant"
Darwin Rambo261d2762014-06-09 11:12:59 -070042#endif
David Feng12916822013-12-14 11:47:37 +080043
44/* Flat Device Tree Definitions */
45#define CONFIG_OF_LIBFDT
46
David Feng12916822013-12-14 11:47:37 +080047/* CS register bases for the original memory map. */
48#define V2M_PA_CS0 0x00000000
49#define V2M_PA_CS1 0x14000000
50#define V2M_PA_CS2 0x18000000
51#define V2M_PA_CS3 0x1c000000
52#define V2M_PA_CS4 0x0c000000
53#define V2M_PA_CS5 0x10000000
54
55#define V2M_PERIPH_OFFSET(x) (x << 16)
56#define V2M_SYSREGS (V2M_PA_CS3 + V2M_PERIPH_OFFSET(1))
57#define V2M_SYSCTL (V2M_PA_CS3 + V2M_PERIPH_OFFSET(2))
58#define V2M_SERIAL_BUS_PCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(3))
59
60#define V2M_BASE 0x80000000
61
David Feng12916822013-12-14 11:47:37 +080062/* Common peripherals relative to CS7. */
63#define V2M_AACI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(4))
64#define V2M_MMCI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(5))
65#define V2M_KMI0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(6))
66#define V2M_KMI1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(7))
67
Linus Walleijffc10372015-01-23 14:41:10 +010068#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
69#define V2M_UART0 0x7ff80000
70#define V2M_UART1 0x7ff70000
71#else /* Not Juno */
David Feng12916822013-12-14 11:47:37 +080072#define V2M_UART0 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(9))
73#define V2M_UART1 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(10))
74#define V2M_UART2 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(11))
75#define V2M_UART3 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(12))
Linus Walleijffc10372015-01-23 14:41:10 +010076#endif
David Feng12916822013-12-14 11:47:37 +080077
78#define V2M_WDT (V2M_PA_CS3 + V2M_PERIPH_OFFSET(15))
79
80#define V2M_TIMER01 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(17))
81#define V2M_TIMER23 (V2M_PA_CS3 + V2M_PERIPH_OFFSET(18))
82
83#define V2M_SERIAL_BUS_DVI (V2M_PA_CS3 + V2M_PERIPH_OFFSET(22))
84#define V2M_RTC (V2M_PA_CS3 + V2M_PERIPH_OFFSET(23))
85
86#define V2M_CF (V2M_PA_CS3 + V2M_PERIPH_OFFSET(26))
87
88#define V2M_CLCD (V2M_PA_CS3 + V2M_PERIPH_OFFSET(31))
89
90/* System register offsets. */
91#define V2M_SYS_CFGDATA (V2M_SYSREGS + 0x0a0)
92#define V2M_SYS_CFGCTRL (V2M_SYSREGS + 0x0a4)
93#define V2M_SYS_CFGSTAT (V2M_SYSREGS + 0x0a8)
94
95/* Generic Timer Definitions */
96#define COUNTER_FREQUENCY (0x1800000) /* 24MHz */
97
98/* Generic Interrupt Controller Definitions */
David Fengc71645a2014-03-14 14:26:27 +080099#ifdef CONFIG_GICV3
100#define GICD_BASE (0x2f000000)
101#define GICR_BASE (0x2f100000)
102#else
Darwin Rambo261d2762014-06-09 11:12:59 -0700103
Linus Walleijf91afc42015-01-23 11:50:53 +0100104#ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
Darwin Rambo261d2762014-06-09 11:12:59 -0700105#define GICD_BASE (0x2f000000)
106#define GICC_BASE (0x2c000000)
Linus Walleijffc10372015-01-23 14:41:10 +0100107#elif CONFIG_TARGET_VEXPRESS64_JUNO
108#define GICD_BASE (0x2C010000)
109#define GICC_BASE (0x2C02f000)
Darwin Rambo261d2762014-06-09 11:12:59 -0700110#else
Linus Walleij03314f02015-03-23 11:06:14 +0100111#error "Unknown board variant"
David Fengc71645a2014-03-14 14:26:27 +0800112#endif
Linus Walleij03314f02015-03-23 11:06:14 +0100113#endif /* !CONFIG_GICV3 */
David Feng12916822013-12-14 11:47:37 +0800114
115#define CONFIG_SYS_MEMTEST_START V2M_BASE
116#define CONFIG_SYS_MEMTEST_END (V2M_BASE + 0x80000000)
117
118/* Size of malloc() pool */
Tom Rini5bcae132014-08-14 06:42:37 -0400119#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (8 << 20))
David Feng12916822013-12-14 11:47:37 +0800120
Linus Walleijb31f9d72015-02-17 11:35:25 +0100121/* Ethernet Configuration */
122#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
123/* The real hardware Versatile express uses SMSC9118 */
124#define CONFIG_SMC911X 1
125#define CONFIG_SMC911X_32_BIT 1
126#define CONFIG_SMC911X_BASE (0x018000000)
127#else
128/* The Vexpress64 simulators use SMSC91C111 */
Bhupesh Sharma3865ceb2014-01-16 09:47:40 -0600129#define CONFIG_SMC91111 1
130#define CONFIG_SMC91111_BASE (0x01A000000)
Linus Walleijb31f9d72015-02-17 11:35:25 +0100131#endif
David Feng12916822013-12-14 11:47:37 +0800132
133/* PL011 Serial Configuration */
134#define CONFIG_PL011_SERIAL
Linus Walleijffc10372015-01-23 14:41:10 +0100135#ifdef CONFIG_TARGET_VEXPRESS64_JUNO
136#define CONFIG_PL011_CLOCK 7273800
137#else
David Feng12916822013-12-14 11:47:37 +0800138#define CONFIG_PL011_CLOCK 24000000
Linus Walleijffc10372015-01-23 14:41:10 +0100139#endif
David Feng12916822013-12-14 11:47:37 +0800140#define CONFIG_PL01x_PORTS {(void *)CONFIG_SYS_SERIAL0, \
141 (void *)CONFIG_SYS_SERIAL1}
142#define CONFIG_CONS_INDEX 0
143
144#define CONFIG_BAUDRATE 115200
David Feng12916822013-12-14 11:47:37 +0800145#define CONFIG_SYS_SERIAL0 V2M_UART0
146#define CONFIG_SYS_SERIAL1 V2M_UART1
147
148/* Command line configuration */
149#define CONFIG_MENU
150/*#define CONFIG_MENU_SHOW*/
151#define CONFIG_CMD_CACHE
152#define CONFIG_CMD_BDI
Tom Rini67172522014-08-14 06:42:38 -0400153#define CONFIG_CMD_BOOTI
154#define CONFIG_CMD_UNZIP
David Feng12916822013-12-14 11:47:37 +0800155#define CONFIG_CMD_DHCP
156#define CONFIG_CMD_PXE
157#define CONFIG_CMD_ENV
David Feng12916822013-12-14 11:47:37 +0800158#define CONFIG_CMD_IMI
Linus Walleijffc10372015-01-23 14:41:10 +0100159#define CONFIG_CMD_LOADB
David Feng12916822013-12-14 11:47:37 +0800160#define CONFIG_CMD_MEMORY
161#define CONFIG_CMD_MII
162#define CONFIG_CMD_NET
163#define CONFIG_CMD_PING
164#define CONFIG_CMD_SAVEENV
165#define CONFIG_CMD_RUN
166#define CONFIG_CMD_BOOTD
167#define CONFIG_CMD_ECHO
168#define CONFIG_CMD_SOURCE
169#define CONFIG_CMD_FAT
170#define CONFIG_DOS_PARTITION
171
172/* BOOTP options */
173#define CONFIG_BOOTP_BOOTFILESIZE
174#define CONFIG_BOOTP_BOOTPATH
175#define CONFIG_BOOTP_GATEWAY
176#define CONFIG_BOOTP_HOSTNAME
177#define CONFIG_BOOTP_PXE
178#define CONFIG_BOOTP_PXE_CLIENTARCH 0x100
179
180/* Miscellaneous configurable options */
181#define CONFIG_SYS_LOAD_ADDR (V2M_BASE + 0x10000000)
182
183/* Physical Memory Map */
184#define CONFIG_NR_DRAM_BANKS 1
185#define PHYS_SDRAM_1 (V2M_BASE) /* SDRAM Bank #1 */
186#define PHYS_SDRAM_1_SIZE 0x80000000 /* 2048 MB */
187#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
188
189/* Initial environment variables */
Linus Walleijf91afc42015-01-23 11:50:53 +0100190#ifdef CONFIG_TARGET_VEXPRESS64_BASE_FVP
David Feng12916822013-12-14 11:47:37 +0800191#define CONFIG_EXTRA_ENV_SETTINGS \
Linus Walleij49995ff2015-03-23 11:06:12 +0100192 "kernel_name=uImage\0" \
193 "kernel_addr=0x80000000\0" \
Darwin Rambo261d2762014-06-09 11:12:59 -0700194 "initrd_name=ramdisk.img\0" \
Linus Walleij49995ff2015-03-23 11:06:12 +0100195 "initrd_addr=0x88000000\0" \
196 "fdt_name=devtree.dtb\0" \
197 "fdt_addr=0x83000000\0" \
Darwin Rambo261d2762014-06-09 11:12:59 -0700198 "fdt_high=0xffffffffffffffff\0" \
199 "initrd_high=0xffffffffffffffff\0"
200
201#define CONFIG_BOOTARGS "console=ttyAMA0 earlyprintk=pl011,"\
202 "0x1c090000 debug user_debug=31 "\
203 "loglevel=9"
204
Linus Walleij49995ff2015-03-23 11:06:12 +0100205#define CONFIG_BOOTCOMMAND "smhload ${kernel_name} ${kernel_addr}; " \
206 "smhload ${fdt_name} $fdt_addr; " \
207 "smhload ${initrd_name} $initrd_addr initrd_end; " \
208 "fdt addr $fdt_addr; fdt resize; " \
209 "fdt chosen $initrd_addr $initrd_end; " \
210 "bootm $kernel_addr - $fdt_addr"
Darwin Rambo261d2762014-06-09 11:12:59 -0700211
212#define CONFIG_BOOTDELAY 1
213
214#else
Linus Walleij03314f02015-03-23 11:06:14 +0100215#error "Unknown board variant"
Darwin Rambo261d2762014-06-09 11:12:59 -0700216#endif
David Feng12916822013-12-14 11:47:37 +0800217
218/* Do not preserve environment */
219#define CONFIG_ENV_IS_NOWHERE 1
220#define CONFIG_ENV_SIZE 0x1000
221
222/* Monitor Command Prompt */
223#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
224#define CONFIG_SYS_PROMPT "VExpress64# "
225#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
226 sizeof(CONFIG_SYS_PROMPT) + 16)
227#define CONFIG_SYS_HUSH_PARSER
David Feng12916822013-12-14 11:47:37 +0800228#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
229#define CONFIG_SYS_LONGHELP
Tom Rini5bcae132014-08-14 06:42:37 -0400230#define CONFIG_CMDLINE_EDITING
David Feng12916822013-12-14 11:47:37 +0800231#define CONFIG_SYS_MAXARGS 64 /* max command args */
232
Linus Walleij14f264e2015-02-19 17:19:37 +0100233/* Flash memory is available on the Juno board only */
234#ifndef CONFIG_TARGET_VEXPRESS64_JUNO
235#define CONFIG_SYS_NO_FLASH
236#else
237#define CONFIG_CMD_FLASH
238#define CONFIG_SYS_FLASH_CFI 1
239#define CONFIG_FLASH_CFI_DRIVER 1
240#define CONFIG_SYS_FLASH_BASE 0x08000000
241#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MiB */
242#define CONFIG_SYS_MAX_FLASH_BANKS 2
243
244/* Timeout values in ticks */
245#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Erase Timeout */
246#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Write Timeout */
247
248/* 255 0x40000 sectors + first or last sector may have 4 erase regions = 259 */
249#define CONFIG_SYS_MAX_FLASH_SECT 259 /* Max sectors */
250#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes */
251#define CONFIG_SYS_FLASH_PROTECTION /* The devices have real protection */
252#define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */
253
254#endif
255
David Feng12916822013-12-14 11:47:37 +0800256#endif /* __VEXPRESS_AEMV8A_H */