blob: 8c329de6aec5b81273ab0bf0f1626d500d13015c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Matthew Fettke545c8e02008-01-24 14:02:32 -06002/*
3 * Configuation settings for the Motorola MC5275EVB board.
4 *
5 * By Arthur Shipkowski <art@videon-central.com>
6 * Copyright (C) 2005 Videon Central, Inc.
7 *
8 * Based off of M5272C3 board code by Josef Baumgartner
9 * <josef.baumgartner@telex.de>
Matthew Fettke545c8e02008-01-24 14:02:32 -060010 */
11
12/*
13 * board/config.h - configuration options, board specific
14 */
15
16#ifndef _M5275EVB_H
17#define _M5275EVB_H
18
19/*
20 * High Level Configuration Options
21 * (easy to change)
22 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060023
24#define CONFIG_MCFTMR
25
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_UART_PORT (0)
Matthew Fettke545c8e02008-01-24 14:02:32 -060027
28/* Configuration for environment
29 * Environment is embedded in u-boot in the second sector of the flash
30 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060031
angelo@sysam.it5296cb12015-03-29 22:54:16 +020032#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060033 . = DEFINED(env_offset) ? env_offset : .; \
34 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020035
Matthew Fettke545c8e02008-01-24 14:02:32 -060036/* Available command configuration */
Matthew Fettke545c8e02008-01-24 14:02:32 -060037
Matthew Fettke545c8e02008-01-24 14:02:32 -060038#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050039#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_DISCOVER_PHY
41#define CONFIG_SYS_RX_ETH_BUFFER 8
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
43#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke545c8e02008-01-24 14:02:32 -060044#define FECDUPLEX FULL
45#define FECSPEED _100BASET
Matthew Fettke545c8e02008-01-24 14:02:32 -060046#endif
47#endif
48
49/* I2C */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
51#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
52#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke545c8e02008-01-24 14:02:32 -060053
TsiChung Liew0e8a7552010-03-10 16:33:03 -060054#ifdef CONFIG_MCFFEC
TsiChung Liew0e8a7552010-03-10 16:33:03 -060055# define CONFIG_OVERWRITE_ETHADDR_ONCE
56#endif /* FEC_ENET */
57
58#define CONFIG_EXTRA_ENV_SETTINGS \
59 "netdev=eth0\0" \
60 "loadaddr=10000\0" \
61 "uboot=u-boot.bin\0" \
62 "load=tftp ${loadaddr} ${uboot}\0" \
63 "upd=run load; run prog\0" \
64 "prog=prot off ffe00000 ffe3ffff;" \
65 "era ffe00000 ffe3ffff;" \
66 "cp.b ${loadaddr} ffe00000 ${filesize};"\
67 "save\0" \
68 ""
69
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_CLK 150000000
Matthew Fettke545c8e02008-01-24 14:02:32 -060071
72/*
73 * Low Level Configuration Settings
74 * (address mappings, register initial values, etc.)
75 * You should know what you are doing if you make changes here.
76 */
77
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke545c8e02008-01-24 14:02:32 -060079
80/*-----------------------------------------------------------------------
81 * Definitions for initial stack pointer and data area (in DPRAM)
82 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020084#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020085#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke545c8e02008-01-24 14:02:32 -060087
88/*-----------------------------------------------------------------------
89 * Start addresses for the final memory configuration
90 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke545c8e02008-01-24 14:02:32 -060092 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_SDRAM_BASE 0x00000000
94#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +000095#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke545c8e02008-01-24 14:02:32 -060096
97#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke545c8e02008-01-24 14:02:32 -060099#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600101#endif
102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke545c8e02008-01-24 14:02:32 -0600105
106/*
107 * For booting Linux, the board info and command line data
108 * have to be in the first 8 MB of memory, since this is
109 * the maximum mapped by the Linux kernel during initialization ??
110 */
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000111#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
112#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600113
114/*-----------------------------------------------------------------------
115 * FLASH organization
116 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
118#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600121
122/*-----------------------------------------------------------------------
123 * Cache Configuration
124 */
Matthew Fettke545c8e02008-01-24 14:02:32 -0600125
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600126#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200127 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600128#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200129 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600130#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
131#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
132 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
133 CF_ACR_EN | CF_ACR_SM_ALL)
134#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
135 CF_CACR_DISD | CF_CACR_INVI | \
136 CF_CACR_CEIB | CF_CACR_DCM | \
137 CF_CACR_EUSP)
138
Matthew Fettke545c8e02008-01-24 14:02:32 -0600139/*-----------------------------------------------------------------------
140 * Memory bank definitions
141 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000142#define CONFIG_SYS_CS0_BASE 0xffe00000
143#define CONFIG_SYS_CS0_CTRL 0x00001980
144#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600145
TsiChung Liew012522f2008-10-21 10:03:07 +0000146#define CONFIG_SYS_CS1_BASE 0x30000000
147#define CONFIG_SYS_CS1_CTRL 0x00001900
148#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600149
150/*-----------------------------------------------------------------------
151 * Port configuration
152 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600154
155#endif /* _M5275EVB_H */