blob: 3dddccfe7e681bc51122c1677f31f484c6ac68ff [file] [log] [blame]
Stefan Roese6983fe22008-03-11 16:52:24 +01001/*
2 * (C) Copyright 2008
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21/************************************************************************
22 * canyonlands.h - configuration for Canyonlands (460EX)
23 ***********************************************************************/
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*-----------------------------------------------------------------------
28 * High Level Configuration Options
29 *----------------------------------------------------------------------*/
Adam Grahamf09f09d2008-10-08 10:12:53 -070030/*
31 * This config file is used for Canyonlands (460EX) Glacier (460GT)
32 * and Arches dual (460GT)
33 */
34#ifdef CONFIG_CANYONLANDS
Stefan Roese4c9e8552008-03-19 16:20:49 +010035#define CONFIG_460EX 1 /* Specific PPC460EX */
Stefan Roese490f2042008-06-06 15:55:03 +020036#define CONFIG_HOSTNAME canyonlands
Adam Grahamf09f09d2008-10-08 10:12:53 -070037#else
38#define CONFIG_460GT 1 /* Specific PPC460GT */
39#ifdef CONFIG_GLACIER
40#define CONFIG_HOSTNAME glacier
41#else
42#define CONFIG_HOSTNAME arches
43#define CONFIG_USE_NETDEV eth1
44#define CONFIG_BD_NUM_CPUS 2
Stefan Roese4c9e8552008-03-19 16:20:49 +010045#endif
Adam Grahamf09f09d2008-10-08 10:12:53 -070046#endif
47
Stefan Roese6983fe22008-03-11 16:52:24 +010048#define CONFIG_440 1
49#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese6983fe22008-03-11 16:52:24 +010050
Stefan Roese490f2042008-06-06 15:55:03 +020051/*
52 * Include common defines/options for all AMCC eval boards
53 */
54#include "amcc-common.h"
55
Stefan Roese6983fe22008-03-11 16:52:24 +010056#define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
57
58#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
59#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
60#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Stefan Roesecc8e8392008-03-28 14:09:04 +010061#define CONFIG_BOARD_TYPES 1 /* support board types */
Stefan Roese6983fe22008-03-11 16:52:24 +010062
63/*-----------------------------------------------------------------------
64 * Base addresses -- Note these are effective addresses where the
65 * actual resources get mapped (not physical addresses)
66 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
68#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
69#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
Stefan Roese6983fe22008-03-11 16:52:24 +010070
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
72#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
73#define CONFIG_SYS_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
Stefan Roese6983fe22008-03-11 16:52:24 +010074
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
76#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
77#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
78#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
Stefan Roese6983fe22008-03-11 16:52:24 +010079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
Stefan Roese6983fe22008-03-11 16:52:24 +010081
82/* base address of inbound PCIe window */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
Stefan Roese6983fe22008-03-11 16:52:24 +010084
85/* EBC stuff */
Adam Grahamf09f09d2008-10-08 10:12:53 -070086#if !defined(CONFIG_ARCHES)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_BCSR_BASE 0xE1000000
Adam Grahamf09f09d2008-10-08 10:12:53 -070088#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped to this addr */
89#define CONFIG_SYS_FLASH_SIZE (64 << 20)
90#else
91#define CONFIG_SYS_FPGA_BASE 0xE1000000
92#define CONFIG_SYS_CPLD_ADDR (CONFIG_SYS_FPGA_BASE + 0x00080000)
93#define CONFIG_SYS_CPLD_DATA (CONFIG_SYS_FPGA_BASE + 0x00080002)
94#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* later mapped to this addr */
95#define CONFIG_SYS_FLASH_SIZE (32 << 20)
96#endif
97
98#define CONFIG_SYS_NAND_ADDR 0xE0000000
99#define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
101#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
Adam Grahamf09f09d2008-10-08 10:12:53 -0700102#define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
103 (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
Stefan Roese6983fe22008-03-11 16:52:24 +0100104
Dave Mitchellddf45cc2008-11-20 14:09:50 -0600105#define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
107#define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
Stefan Roese6983fe22008-03-11 16:52:24 +0100108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_PERIPHERAL_BASE 0xEF600000 /* internal peripherals */
Stefan Roese6983fe22008-03-11 16:52:24 +0100110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_AHB_BASE 0xE2000000 /* internal AHB peripherals */
Stefan Roese41712b42008-03-05 12:31:53 +0100112
Stefan Roese6983fe22008-03-11 16:52:24 +0100113/*-----------------------------------------------------------------------
114 * Initial RAM & stack pointer (placed in OCM)
115 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
117#define CONFIG_SYS_INIT_RAM_END (4 << 10)
118#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
119#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
120#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese6983fe22008-03-11 16:52:24 +0100121
122/*-----------------------------------------------------------------------
123 * Serial Port
124 *----------------------------------------------------------------------*/
Stefan Roese6983fe22008-03-11 16:52:24 +0100125#undef CONFIG_UART1_CONSOLE /* define this if you want console on UART1 */
126
Stefan Roese6983fe22008-03-11 16:52:24 +0100127/*-----------------------------------------------------------------------
128 * Environment
129 *----------------------------------------------------------------------*/
130/*
131 * Define here the location of the environment variables (FLASH).
132 */
133#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200134#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Felix Radensky26d37f02009-06-22 15:30:42 +0300135#define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
Stefan Roese6983fe22008-03-11 16:52:24 +0100137#else
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200138#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Felix Radensky26d37f02009-06-22 15:30:42 +0300139#define CONFIG_SYS_NOR_CS 3 /* NOR chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200141#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese71665eb2008-03-03 17:27:02 +0100142#endif
143
144/*
145 * IPL (Initial Program Loader, integrated inside CPU)
146 * Will load first 4k from NAND (SPL) into cache and execute it from there.
147 *
148 * SPL (Secondary Program Loader)
149 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
150 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
151 * controller and the NAND controller so that the special U-Boot image can be
152 * loaded from NAND to SDRAM.
153 *
154 * NUB (NAND U-Boot)
155 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
156 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
157 *
158 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
159 * set up. While still running from cache, I experienced problems accessing
160 * the NAND controller. sr - 2006-08-25
Stefan Roese499e7832008-04-08 10:33:29 +0200161 *
162 * This is the first official implementation of booting from 2k page sized
163 * NAND devices (e.g. Micron 29F2G08AA 256Mbit * 8)
Stefan Roese71665eb2008-03-03 17:27:02 +0100164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
166#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
167#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
168#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
169#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */
Stefan Roese71665eb2008-03-03 17:27:02 +0100170 /* this addr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roese71665eb2008-03-03 17:27:02 +0100172
173/*
174 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) /* Offset to RAM U-Boot image */
177#define CONFIG_SYS_NAND_U_BOOT_SIZE (1 << 20) /* Size of RAM U-Boot image */
Stefan Roese71665eb2008-03-03 17:27:02 +0100178
179/*
180 * Now the NAND chip has to be defined (no autodetection used!)
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) /* NAND chip page size */
183#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) /* NAND chip block size */
184#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / CONFIG_SYS_NAND_PAGE_SIZE)
Stefan Roese499e7832008-04-08 10:33:29 +0200185 /* NAND chip page count */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 /* Location of bad block marker*/
187#define CONFIG_SYS_NAND_5_ADDR_CYCLE /* Fifth addr used (<=128MB) */
Stefan Roese71665eb2008-03-03 17:27:02 +0100188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_NAND_ECCSIZE 256
190#define CONFIG_SYS_NAND_ECCBYTES 3
191#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
192#define CONFIG_SYS_NAND_OOBSIZE 64
193#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
194#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47, \
Stefan Roese499e7832008-04-08 10:33:29 +0200195 48, 49, 50, 51, 52, 53, 54, 55, \
196 56, 57, 58, 59, 60, 61, 62, 63}
Stefan Roese71665eb2008-03-03 17:27:02 +0100197
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200198#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roese71665eb2008-03-03 17:27:02 +0100199/*
200 * For NAND booting the environment is embedded in the U-Boot image. Please take
201 * look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
202 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
204#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200205#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roese6983fe22008-03-11 16:52:24 +0100206#endif
207
208/*-----------------------------------------------------------------------
209 * FLASH related
210 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200212#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
Stefan Roese6983fe22008-03-11 16:52:24 +0100214
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
216#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
217#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roese6983fe22008-03-11 16:52:24 +0100218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
220#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese6983fe22008-03-11 16:52:24 +0100221
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
223#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese6983fe22008-03-11 16:52:24 +0100224
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200225#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200226#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200228#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese6983fe22008-03-11 16:52:24 +0100229
230/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200231#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
232#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200233#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese6983fe22008-03-11 16:52:24 +0100234
235/*-----------------------------------------------------------------------
236 * NAND-FLASH related
237 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
240#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese6983fe22008-03-11 16:52:24 +0100241
242/*------------------------------------------------------------------------------
243 * DDR SDRAM
244 *----------------------------------------------------------------------------*/
Stefan Roese71665eb2008-03-03 17:27:02 +0100245#if !defined(CONFIG_NAND_U_BOOT)
Adam Grahamf09f09d2008-10-08 10:12:53 -0700246#if !defined(CONFIG_ARCHES)
Stefan Roese71665eb2008-03-03 17:27:02 +0100247/*
248 * NAND booting U-Boot version uses a fixed initialization, since the whole
249 * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
250 * code.
251 */
Stefan Roese6983fe22008-03-11 16:52:24 +0100252#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
253#define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
254#define CONFIG_DDR_ECC 1 /* with ECC support */
255#define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
Adam Grahamf09f09d2008-10-08 10:12:53 -0700256
257#else /* defined(CONFIG_ARCHES) */
258
259#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
260
261#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
262#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
263#undef CONFIG_PPC4xx_DDR_METHOD_A
264
265/* DDR1/2 SDRAM Device Control Register Data Values */
266/* Memory Queue */
267#define CONFIG_SYS_SDRAM_R0BAS 0x0000f000
268#define CONFIG_SYS_SDRAM_R1BAS 0x00000000
269#define CONFIG_SYS_SDRAM_R2BAS 0x00000000
270#define CONFIG_SYS_SDRAM_R3BAS 0x00000000
271#define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
272#define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
273#define CONFIG_SYS_SDRAM_CONF1LL 0x00001080
274#define CONFIG_SYS_SDRAM_CONF1HB 0x00001080
275#define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
276
277/* SDRAM Controller */
278#define CONFIG_SYS_SDRAM0_MB0CF 0x00000701
279#define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
280#define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
281#define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
282#define CONFIG_SYS_SDRAM0_MCOPT1 0x05322000
283#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
284#define CONFIG_SYS_SDRAM0_MODT0 0x01000000
285#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
286#define CONFIG_SYS_SDRAM0_MODT2 0x00000000
287#define CONFIG_SYS_SDRAM0_MODT3 0x00000000
288#define CONFIG_SYS_SDRAM0_CODT 0x00800021
289#define CONFIG_SYS_SDRAM0_RTR 0x06180000
290#define CONFIG_SYS_SDRAM0_INITPLR0 0xb5380000
291#define CONFIG_SYS_SDRAM0_INITPLR1 0x82100400
292#define CONFIG_SYS_SDRAM0_INITPLR2 0x80820000
293#define CONFIG_SYS_SDRAM0_INITPLR3 0x80830000
294#define CONFIG_SYS_SDRAM0_INITPLR4 0x80810040
295#define CONFIG_SYS_SDRAM0_INITPLR5 0x80800532
296#define CONFIG_SYS_SDRAM0_INITPLR6 0x82100400
297#define CONFIG_SYS_SDRAM0_INITPLR7 0x8a080000
298#define CONFIG_SYS_SDRAM0_INITPLR8 0x8a080000
299#define CONFIG_SYS_SDRAM0_INITPLR9 0x8a080000
300#define CONFIG_SYS_SDRAM0_INITPLR10 0x8a080000
301#define CONFIG_SYS_SDRAM0_INITPLR11 0x80000432
302#define CONFIG_SYS_SDRAM0_INITPLR12 0x808103c0
303#define CONFIG_SYS_SDRAM0_INITPLR13 0x80810040
304#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
305#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
306#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
307#define CONFIG_SYS_SDRAM0_RFDC 0x00000257
308#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
309#define CONFIG_SYS_SDRAM0_DLCR 0x03000091
310#define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
311#define CONFIG_SYS_SDRAM0_WRDTR 0x82000823
312#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
313#define CONFIG_SYS_SDRAM0_SDTR2 0x42204243
314#define CONFIG_SYS_SDRAM0_SDTR3 0x090c0d1a
315#define CONFIG_SYS_SDRAM0_MMODE 0x00000432
316#define CONFIG_SYS_SDRAM0_MEMODE 0x00000004
317#endif /* !defined(CONFIG_ARCHES) */
318#endif /* !defined(CONFIG_NAND_U_BOOT) */
319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_MBYTES_SDRAM 512 /* 512MB */
Stefan Roese6983fe22008-03-11 16:52:24 +0100321
322/*-----------------------------------------------------------------------
323 * I2C
324 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
Stefan Roese6983fe22008-03-11 16:52:24 +0100326
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_I2C_MULTI_EEPROMS
328#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
329#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
330#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
331#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese6983fe22008-03-11 16:52:24 +0100332
Stefan Roese87c0b722009-07-20 06:57:27 +0200333/* I2C bootstrap EEPROM */
Stefan Roese514bab62009-08-17 16:57:53 +0200334#if defined(CONFIG_ARCHES)
335#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
336#else
Stefan Roese87c0b722009-07-20 06:57:27 +0200337#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
Stefan Roese514bab62009-08-17 16:57:53 +0200338#endif
Stefan Roese87c0b722009-07-20 06:57:27 +0200339#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
340#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
341
Stefan Roese6983fe22008-03-11 16:52:24 +0100342/* I2C SYSMON (LM75, AD7414 is almost compatible) */
343#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
344#define CONFIG_DTT_AD7414 1 /* use AD7414 */
345#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_DTT_MAX_TEMP 70
347#define CONFIG_SYS_DTT_LOW_TEMP -30
348#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roese6983fe22008-03-11 16:52:24 +0100349
Adam Grahamf09f09d2008-10-08 10:12:53 -0700350#if defined(CONFIG_ARCHES)
351#define CONFIG_SYS_I2C_DTT_ADDR 0x4a /* AD7414 I2C address */
352#endif
353
354#if !defined(CONFIG_ARCHES)
Stefan Roese6983fe22008-03-11 16:52:24 +0100355/* RTC configuration */
356#define CONFIG_RTC_M41T62 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Adam Grahamf09f09d2008-10-08 10:12:53 -0700358#endif
Stefan Roese6983fe22008-03-11 16:52:24 +0100359
360/*-----------------------------------------------------------------------
361 * Ethernet
362 *----------------------------------------------------------------------*/
363#define CONFIG_IBM_EMAC4_V4 1
Adam Grahamf09f09d2008-10-08 10:12:53 -0700364
Stefan Roese4c9e8552008-03-19 16:20:49 +0100365#define CONFIG_HAS_ETH0
366#define CONFIG_HAS_ETH1
Adam Grahamf09f09d2008-10-08 10:12:53 -0700367
368#if !defined(CONFIG_ARCHES)
369#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
370#define CONFIG_PHY1_ADDR 1
Stefan Roese4c9e8552008-03-19 16:20:49 +0100371/* Only Glacier (460GT) has 4 EMAC interfaces */
372#ifdef CONFIG_460GT
373#define CONFIG_PHY2_ADDR 2
374#define CONFIG_PHY3_ADDR 3
375#define CONFIG_HAS_ETH2
376#define CONFIG_HAS_ETH3
377#endif
Stefan Roese6983fe22008-03-11 16:52:24 +0100378
Adam Grahamf09f09d2008-10-08 10:12:53 -0700379#else /* defined(CONFIG_ARCHES) */
380
381#define CONFIG_FIXED_PHY 0xFFFFFFFF
382#define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
383#define CONFIG_PHY1_ADDR 0
384#define CONFIG_PHY2_ADDR 1
385#define CONFIG_HAS_ETH2
386
387#define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \
388 {devnum, speed, duplex}
389#define CONFIG_SYS_FIXED_PHY_PORTS \
390 CONFIG_SYS_FIXED_PHY_PORT(0, 1000, FULL)
391
392#define CONFIG_M88E1112_PHY
393
394/*
395 * For the GPCS_PHYx_ADDR PHY address, choose some PHY address not
396 * used by CONFIG_PHYx_ADDR
397 */
398#define CONFIG_GPCS_PHY_ADDR 0xA
399#define CONFIG_GPCS_PHY1_ADDR 0xB
400#define CONFIG_GPCS_PHY2_ADDR 0xC
401#endif /* !defined(CONFIG_ARCHES) */
402
Stefan Roese6983fe22008-03-11 16:52:24 +0100403#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
404#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
405#define CONFIG_PHY_DYNAMIC_ANEG 1
406
Stefan Roese41712b42008-03-05 12:31:53 +0100407/*-----------------------------------------------------------------------
408 * USB-OHCI
409 *----------------------------------------------------------------------*/
Stefan Roese4c9e8552008-03-19 16:20:49 +0100410/* Only Canyonlands (460EX) has USB */
411#ifdef CONFIG_460EX
Stefan Roese41712b42008-03-05 12:31:53 +0100412#define CONFIG_USB_OHCI_NEW
413#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors */
415#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
416#define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
417#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
418#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
419#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Stefan Roese4c9e8552008-03-19 16:20:49 +0100420#endif
Stefan Roese41712b42008-03-05 12:31:53 +0100421
Stefan Roese490f2042008-06-06 15:55:03 +0200422/*
423 * Default environment variables
424 */
Adam Grahamf09f09d2008-10-08 10:12:53 -0700425#if !defined(CONFIG_ARCHES)
426#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese490f2042008-06-06 15:55:03 +0200427 CONFIG_AMCC_DEF_ENV \
428 CONFIG_AMCC_DEF_ENV_POWERPC \
429 CONFIG_AMCC_DEF_ENV_NOR_UPD \
430 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roese6983fe22008-03-11 16:52:24 +0100431 "kernel_addr=fc000000\0" \
Stefan Roese5d40d442008-04-22 14:14:20 +0200432 "fdt_addr=fc1e0000\0" \
Stefan Roese6983fe22008-03-11 16:52:24 +0100433 "ramdisk_addr=fc200000\0" \
Stefan Roese6983fe22008-03-11 16:52:24 +0100434 "pciconfighost=1\0" \
435 "pcie_mode=RP:RP\0" \
436 ""
Adam Grahamf09f09d2008-10-08 10:12:53 -0700437#else /* defined(CONFIG_ARCHES) */
438#define CONFIG_EXTRA_ENV_SETTINGS \
439 CONFIG_AMCC_DEF_ENV \
440 CONFIG_AMCC_DEF_ENV_POWERPC \
441 CONFIG_AMCC_DEF_ENV_NOR_UPD \
442 "kernel_addr=fe000000\0" \
443 "fdt_addr=fe1e0000\0" \
444 "ramdisk_addr=fe200000\0" \
445 "pciconfighost=1\0" \
446 "pcie_mode=RP:RP\0" \
447 "ethprime=ppc_4xx_eth1\0" \
448 ""
449#endif /* !defined(CONFIG_ARCHES) */
Stefan Roese6983fe22008-03-11 16:52:24 +0100450
451/*
Stefan Roese490f2042008-06-06 15:55:03 +0200452 * Commands additional to the ones defined in amcc-common.h
Stefan Roese6983fe22008-03-11 16:52:24 +0100453 */
Stefan Roese87c0b722009-07-20 06:57:27 +0200454#define CONFIG_CMD_CHIP_CONFIG
Adam Grahamf09f09d2008-10-08 10:12:53 -0700455#if defined(CONFIG_ARCHES)
456#define CONFIG_CMD_DTT
457#define CONFIG_CMD_PCI
458#define CONFIG_CMD_SDRAM
459#elif defined(CONFIG_CANYONLANDS)
460#define CONFIG_CMD_DATE
461#define CONFIG_CMD_DTT
462#define CONFIG_CMD_EXT2
463#define CONFIG_CMD_FAT
464#define CONFIG_CMD_NAND
465#define CONFIG_CMD_PCI
Kazuaki Ichinohee405afa2009-06-12 18:10:12 +0900466#define CONFIG_CMD_SATA
Adam Grahamf09f09d2008-10-08 10:12:53 -0700467#define CONFIG_CMD_SDRAM
468#define CONFIG_CMD_SNTP
469#define CONFIG_CMD_USB
470#elif defined(CONFIG_GLACIER)
Stefan Roese6983fe22008-03-11 16:52:24 +0100471#define CONFIG_CMD_DATE
Stefan Roese6983fe22008-03-11 16:52:24 +0100472#define CONFIG_CMD_DTT
Stefan Roese6983fe22008-03-11 16:52:24 +0100473#define CONFIG_CMD_NAND
Stefan Roese6983fe22008-03-11 16:52:24 +0100474#define CONFIG_CMD_PCI
Stefan Roese6983fe22008-03-11 16:52:24 +0100475#define CONFIG_CMD_SDRAM
Stefan Roese490f2042008-06-06 15:55:03 +0200476#define CONFIG_CMD_SNTP
Adam Grahamf09f09d2008-10-08 10:12:53 -0700477#else
478#error "board type not defined"
Stefan Roese4c9e8552008-03-19 16:20:49 +0100479#endif
Stefan Roese41712b42008-03-05 12:31:53 +0100480
481/* Partitions */
482#define CONFIG_MAC_PARTITION
483#define CONFIG_DOS_PARTITION
484#define CONFIG_ISO_PARTITION
Stefan Roese6983fe22008-03-11 16:52:24 +0100485
486/*-----------------------------------------------------------------------
Stefan Roese6983fe22008-03-11 16:52:24 +0100487 * PCI stuff
488 *----------------------------------------------------------------------*/
489/* General PCI */
490#define CONFIG_PCI /* include pci support */
491#define CONFIG_PCI_PNP /* do pci plug-and-play */
492#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
493#define CONFIG_PCI_CONFIG_HOST_BRIDGE
494
495/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
497#undef CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese6983fe22008-03-11 16:52:24 +0100498
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200499#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
500#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
Stefan Roese6983fe22008-03-11 16:52:24 +0100501
Adam Grahamf09f09d2008-10-08 10:12:53 -0700502#ifdef CONFIG_460GT
503#if defined(CONFIG_ARCHES)
504/*-----------------------------------------------------------------------
505 * RapidIO I/O and Registers
506 *----------------------------------------------------------------------*/
507#define CONFIG_RAPIDIO
508#define CONFIG_SYS_460GT_SRIO_ERRATA_1
509
510#define SRGPL0_REG_BAR 0x0000000DAA000000ull /* 16MB */
511#define SRGPL0_CFG_BAR 0x0000000DAB000000ull /* 16MB */
512#define SRGPL0_MNT_BAR 0x0000000DAC000000ull /* 16MB */
513#define SRGPL0_MSG_BAR 0x0000000DAD000000ull /* 16MB */
514#define SRGPL0_OUT_BAR 0x0000000DB0000000ull /* 256MB */
515
516#define CONFIG_SYS_SRGPL0_REG_BAR 0xAA000000 /* 16MB */
517#define CONFIG_SYS_SRGPL0_CFG_BAR 0xAB000000 /* 16MB */
518#define CONFIG_SYS_SRGPL0_MNT_BAR 0xAC000000 /* 16MB */
519#define CONFIG_SYS_SRGPL0_MSG_BAR 0xAD000000 /* 16MB */
520
521#define CONFIG_SYS_I2ODMA_BASE 0xCF000000
522#define CONFIG_SYS_I2ODMA_PHYS_ADDR 0x0000000400100000ull
523
524#define CONFIG_PPC4XX_RAPIDIO_PROMISCUOUS_MODE
525#undef CONFIG_PPC4XX_RAPIDIO_DEBUG
526#undef CONFIG_PPC4XX_RAPIDIO_IN_BAR_USE_OCM
527#define CONFIG_PPC4XX_RAPIDIO_USE_HB_PLB
528#undef CONFIG_PPC4XX_RAPIDIO_LOOPBACK
529#endif /* CONFIG_ARCHES */
530#endif /* CONFIG_460GT */
531
Kazuaki Ichinohee405afa2009-06-12 18:10:12 +0900532/*
533 * SATA driver setup
534 */
535#ifdef CONFIG_CMD_SATA
536#define CONFIG_SATA_DWC
537#define CONFIG_LIBATA
538#define SATA_BASE_ADDR 0xe20d1000 /* PPC460EX SATA Base Address */
539#define SATA_DMA_REG_ADDR 0xe20d0800 /* PPC460EX SATA Base Address */
540#define CONFIG_SYS_SATA_MAX_DEVICE 1 /* SATA MAX DEVICE */
541/* Convert sectorsize to wordsize */
542#define ATA_SECTOR_WORDS (ATA_SECT_SIZE/2)
543#endif
544
Stefan Roese6983fe22008-03-11 16:52:24 +0100545/*-----------------------------------------------------------------------
546 * External Bus Controller (EBC) Setup
547 *----------------------------------------------------------------------*/
548
549/*
550 * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
551 * boot EBC mapping only supports a maximum of 16MBytes
552 * (4.ff00.0000 - 4.ffff.ffff).
553 * To solve this problem, the FLASH has to get remapped to another
554 * EBC address which accepts bigger regions:
555 *
556 * 0xfc00.0000 -> 4.cc00.0000
Adam Grahamf09f09d2008-10-08 10:12:53 -0700557 *
558 * Arches has 32MBytes of NOR FLASH (Spansion 29GL256), it will be
559 * remapped to:
560 *
561 * 0xfe00.0000 -> 4.ce00.0000
Stefan Roese6983fe22008-03-11 16:52:24 +0100562 */
563
Stefan Roese71665eb2008-03-03 17:27:02 +0100564#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
565/* Memory Bank 3 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200566#define CONFIG_SYS_EBC_PB3AP 0x10055e00
567#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
Stefan Roese71665eb2008-03-03 17:27:02 +0100568
569/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200570#define CONFIG_SYS_EBC_PB0AP 0x018003c0
571#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
Stefan Roese71665eb2008-03-03 17:27:02 +0100572#else
Stefan Roese6983fe22008-03-11 16:52:24 +0100573/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200574#define CONFIG_SYS_EBC_PB0AP 0x10055e00
575#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
Stefan Roese6983fe22008-03-11 16:52:24 +0100576
Adam Grahamf09f09d2008-10-08 10:12:53 -0700577#if !defined(CONFIG_ARCHES)
Stefan Roese6983fe22008-03-11 16:52:24 +0100578/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200579#define CONFIG_SYS_EBC_PB3AP 0x018003c0
580#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
Stefan Roese71665eb2008-03-03 17:27:02 +0100581#endif
Adam Grahamf09f09d2008-10-08 10:12:53 -0700582#endif /*defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
Stefan Roese71665eb2008-03-03 17:27:02 +0100583
Adam Grahamf09f09d2008-10-08 10:12:53 -0700584#if !defined(CONFIG_ARCHES)
Stefan Roese71665eb2008-03-03 17:27:02 +0100585/* Memory Bank 2 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200586#define CONFIG_SYS_EBC_PB2AP 0x00804240
587#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
Stefan Roese6983fe22008-03-11 16:52:24 +0100588
Adam Grahamf09f09d2008-10-08 10:12:53 -0700589#else /* defined(CONFIG_ARCHES) */
590
591/* Memory Bank 1 (FPGA) initialization */
592#define CONFIG_SYS_EBC_PB1AP 0x7f8ffe80
593#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FPGA_BASE | 0x3a000) /* BAS=FPGA,BS=2MB,BU=R/W,BW=16bit*/
594#endif /* !defined(CONFIG_ARCHES) */
595
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200596#define CONFIG_SYS_EBC_CFG 0xB8400000 /* EBC0_CFG */
Stefan Roese6983fe22008-03-11 16:52:24 +0100597
598/*
Stefan Roese3befd852008-10-25 06:45:31 +0200599 * Arches doesn't use PerCS3 but GPIO43, so let's configure the GPIO
600 * pin multiplexing correctly
601 */
602#if defined(CONFIG_ARCHES)
603#define GPIO43_USE GPIO_SEL /* On Arches this pin is used as GPIO */
604#else
605#define GPIO43_USE GPIO_ALT1 /* On Glacier this pin is used as ALT1 -> PerCS3 */
606#endif
607
608/*
Stefan Roese6983fe22008-03-11 16:52:24 +0100609 * PPC4xx GPIO Configuration
610 */
Stefan Roese4c9e8552008-03-19 16:20:49 +0100611#ifdef CONFIG_460EX
612/* 460EX: Use USB configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200613#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roese6983fe22008-03-11 16:52:24 +0100614{ \
615/* GPIO Core 0 */ \
Stefan Roese41712b42008-03-05 12:31:53 +0100616{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
617{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
618{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
619{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
620{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
621{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
622{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
623{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
624{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
625{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
626{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
627{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
628{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
629{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
630{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
631{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
632{GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
633{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
634{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
635{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
636{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
637{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
Stefan Roese6983fe22008-03-11 16:52:24 +0100638{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
639{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
640{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
641{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
642{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
643{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
644{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
645{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
646{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
647{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
648}, \
649{ \
650/* GPIO Core 1 */ \
651{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
652{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
653{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
654{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
655{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
656{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
657{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
658{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
659{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
660{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
661{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
662{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
663{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
664{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
665{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
666{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
667{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
668{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
669{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
670{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
671{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
672{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
673{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
674{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
675{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
676{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
677{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
678{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
679{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
680{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
681{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
682{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
683} \
684}
Stefan Roese4c9e8552008-03-19 16:20:49 +0100685#else
686/* 460GT: Use EMAC2+3 configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200687#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roese4c9e8552008-03-19 16:20:49 +0100688{ \
689/* GPIO Core 0 */ \
690{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
691{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
692{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
693{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
694{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
695{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
696{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
697{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
698{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
699{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
700{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
701{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
702{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
703{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
704{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
705{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
706{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
707{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
708{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
709{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
710{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
711{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
712{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
713{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
714{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
715{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
716{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
717{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
718{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
719{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
720{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
721{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
722}, \
723{ \
724/* GPIO Core 1 */ \
725{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
726{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
727{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
728{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
729{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
730{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
731{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
732{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
733{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
734{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
735{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
Stefan Roese3befd852008-10-25 06:45:31 +0200736{GPIO1_BASE, GPIO_OUT, GPIO43_USE, GPIO_OUT_0},/* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
Stefan Roese4c9e8552008-03-19 16:20:49 +0100737{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
738{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
739{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
740{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
741{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
742{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
743{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
744{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
745{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
746{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
747{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
748{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
749{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
750{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
751{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
752{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
753{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
754{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
755{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
756{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
757} \
758}
759#endif
Stefan Roese6983fe22008-03-11 16:52:24 +0100760
Stefan Roese6983fe22008-03-11 16:52:24 +0100761#endif /* __CONFIG_H */