Chen-Yu Tsai | bab9729 | 2020-04-27 14:52:53 +0800 | [diff] [blame] | 1 | CONFIG_ARM=y |
| 2 | CONFIG_ARCH_ROCKCHIP=y |
| 3 | CONFIG_SYS_TEXT_BASE=0x00200000 |
| 4 | CONFIG_SPL_GPIO_SUPPORT=y |
| 5 | CONFIG_ENV_OFFSET=0x3F8000 |
| 6 | CONFIG_ROCKCHIP_RK3328=y |
| 7 | CONFIG_TPL_ROCKCHIP_COMMON_BOARD=y |
| 8 | CONFIG_TPL_LIBCOMMON_SUPPORT=y |
| 9 | CONFIG_TPL_LIBGENERIC_SUPPORT=y |
| 10 | CONFIG_SPL_DRIVERS_MISC_SUPPORT=y |
| 11 | CONFIG_SPL_STACK_R_ADDR=0x600000 |
| 12 | CONFIG_NR_DRAM_BANKS=1 |
| 13 | CONFIG_DEBUG_UART_BASE=0xFF130000 |
| 14 | CONFIG_DEBUG_UART_CLOCK=24000000 |
| 15 | CONFIG_SMBIOS_PRODUCT_NAME="roc-rk3328-cc" |
| 16 | CONFIG_DEBUG_UART=y |
| 17 | CONFIG_TPL_SYS_MALLOC_F_LEN=0x800 |
| 18 | # CONFIG_ANDROID_BOOT_IMAGE is not set |
| 19 | CONFIG_FIT=y |
| 20 | CONFIG_FIT_VERBOSE=y |
| 21 | CONFIG_SPL_LOAD_FIT=y |
| 22 | CONFIG_DEFAULT_FDT_FILE="rockchip/rk3328-roc-cc.dtb" |
| 23 | CONFIG_MISC_INIT_R=y |
| 24 | # CONFIG_DISPLAY_CPUINFO is not set |
| 25 | CONFIG_DISPLAY_BOARDINFO_LATE=y |
| 26 | # CONFIG_SPL_RAW_IMAGE_SUPPORT is not set |
| 27 | CONFIG_TPL_SYS_MALLOC_SIMPLE=y |
| 28 | CONFIG_SPL_STACK_R=y |
| 29 | CONFIG_SPL_I2C_SUPPORT=y |
| 30 | CONFIG_SPL_POWER_SUPPORT=y |
| 31 | CONFIG_SPL_ATF=y |
| 32 | CONFIG_SPL_ATF_NO_PLATFORM_PARAM=y |
| 33 | CONFIG_CMD_BOOTZ=y |
| 34 | CONFIG_CMD_GPT=y |
| 35 | CONFIG_CMD_MMC=y |
| 36 | CONFIG_CMD_USB=y |
| 37 | # CONFIG_CMD_SETEXPR is not set |
| 38 | CONFIG_CMD_TIME=y |
| 39 | CONFIG_SPL_OF_CONTROL=y |
| 40 | CONFIG_TPL_OF_CONTROL=y |
| 41 | CONFIG_DEFAULT_DEVICE_TREE="rk3328-roc-cc" |
| 42 | CONFIG_OF_SPL_REMOVE_PROPS="clock-names interrupt-parent assigned-clocks assigned-clock-rates assigned-clock-parents" |
| 43 | CONFIG_TPL_OF_PLATDATA=y |
| 44 | CONFIG_ENV_IS_IN_MMC=y |
| 45 | CONFIG_SYS_RELOC_GD_ENV_ADDR=y |
| 46 | CONFIG_NET_RANDOM_ETHADDR=y |
| 47 | CONFIG_TPL_DM=y |
| 48 | CONFIG_REGMAP=y |
| 49 | CONFIG_SPL_REGMAP=y |
| 50 | CONFIG_TPL_REGMAP=y |
| 51 | CONFIG_SYSCON=y |
| 52 | CONFIG_SPL_SYSCON=y |
| 53 | CONFIG_TPL_SYSCON=y |
| 54 | CONFIG_CLK=y |
| 55 | CONFIG_SPL_CLK=y |
| 56 | CONFIG_FASTBOOT_BUF_ADDR=0x800800 |
| 57 | CONFIG_FASTBOOT_CMD_OEM_FORMAT=y |
| 58 | CONFIG_ROCKCHIP_GPIO=y |
| 59 | CONFIG_SYS_I2C_ROCKCHIP=y |
| 60 | CONFIG_MMC_DW=y |
| 61 | CONFIG_MMC_DW_ROCKCHIP=y |
| 62 | CONFIG_SF_DEFAULT_SPEED=20000000 |
| 63 | CONFIG_PHY_REALTEK=y |
| 64 | CONFIG_DM_ETH=y |
| 65 | CONFIG_PHY_GIGE=y |
| 66 | CONFIG_ETH_DESIGNWARE=y |
| 67 | CONFIG_GMAC_ROCKCHIP=y |
| 68 | CONFIG_PINCTRL=y |
| 69 | CONFIG_SPL_PINCTRL=y |
| 70 | CONFIG_DM_PMIC=y |
| 71 | CONFIG_PMIC_RK8XX=y |
| 72 | CONFIG_SPL_DM_REGULATOR=y |
| 73 | CONFIG_REGULATOR_PWM=y |
| 74 | CONFIG_DM_REGULATOR_FIXED=y |
| 75 | CONFIG_SPL_DM_REGULATOR_FIXED=y |
| 76 | CONFIG_DM_REGULATOR_GPIO=y |
| 77 | CONFIG_REGULATOR_RK8XX=y |
| 78 | CONFIG_PWM_ROCKCHIP=y |
| 79 | CONFIG_RAM=y |
| 80 | CONFIG_SPL_RAM=y |
| 81 | CONFIG_TPL_RAM=y |
| 82 | CONFIG_DM_RESET=y |
| 83 | CONFIG_BAUDRATE=1500000 |
| 84 | CONFIG_DEBUG_UART_SHIFT=2 |
| 85 | CONFIG_SYSRESET=y |
| 86 | # CONFIG_TPL_SYSRESET is not set |
| 87 | CONFIG_USB=y |
| 88 | CONFIG_USB_XHCI_HCD=y |
| 89 | CONFIG_USB_XHCI_DWC3=y |
| 90 | CONFIG_USB_EHCI_HCD=y |
| 91 | CONFIG_USB_EHCI_GENERIC=y |
| 92 | CONFIG_USB_OHCI_HCD=y |
| 93 | CONFIG_USB_OHCI_GENERIC=y |
| 94 | CONFIG_USB_DWC2=y |
| 95 | CONFIG_USB_DWC3=y |
| 96 | # CONFIG_USB_DWC3_GADGET is not set |
| 97 | CONFIG_USB_GADGET=y |
| 98 | CONFIG_USB_GADGET_DWC2_OTG=y |
| 99 | CONFIG_SPL_TINY_MEMSET=y |
| 100 | CONFIG_TPL_TINY_MEMSET=y |
| 101 | CONFIG_ERRNO_STR=y |
| 102 | CONFIG_SMBIOS_MANUFACTURER="firefly" |