blob: 61ce37696832c3f472e75921e3c4aa247a40d597 [file] [log] [blame]
Pavel Machek5095ee02014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
7#define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__
8
9#define CONFIG_SYS_GENERIC_BOARD
10
11/* Virtual target or real hardware */
12#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
13
Pavel Machek5095ee02014-09-08 14:08:45 +020014#define CONFIG_SYS_THUMB_BUILD
15
16#define CONFIG_SOCFPGA
17
18/*
19 * High level configuration
20 */
21#define CONFIG_DISPLAY_CPUINFO
Marek Vasut7287d5f2014-12-30 21:29:35 +010022#define CONFIG_DISPLAY_BOARDINFO_LATE
Marek Vasutfc520892014-10-18 03:52:36 +020023#define CONFIG_ARCH_EARLY_INIT_R
Pavel Machek5095ee02014-09-08 14:08:45 +020024#define CONFIG_SYS_NO_FLASH
25#define CONFIG_CLOCKS
26
27#define CONFIG_FIT
28#define CONFIG_OF_LIBFDT
29#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * Memory configurations
35 */
36#define CONFIG_NR_DRAM_BANKS 1
37#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010038#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +020039#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
40#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
41
42#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Dinh Nguyen18ad2de2015-03-30 17:01:13 -050043#define CONFIG_SYS_INIT_RAM_SIZE (0x10000 - CONFIG_SYS_SPL_MALLOC_SIZE)
Pavel Machek5095ee02014-09-08 14:08:45 +020044#define CONFIG_SYS_INIT_SP_ADDR \
45 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE - \
46 GENERATED_GBL_DATA_SIZE)
47
48#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
49#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
50#define CONFIG_SYS_TEXT_BASE 0x08000040
51#else
52#define CONFIG_SYS_TEXT_BASE 0x01000040
53#endif
54
55/*
56 * U-Boot general configurations
57 */
58#define CONFIG_SYS_LONGHELP
59#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
60#define CONFIG_SYS_PBSIZE \
61 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
62 /* Print buffer size */
63#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
64#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
65 /* Boot argument buffer size */
66#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
67#define CONFIG_AUTO_COMPLETE /* Command auto complete */
68#define CONFIG_CMDLINE_EDITING /* Command history etc */
69#define CONFIG_SYS_HUSH_PARSER
70
71/*
72 * Cache
73 */
74#define CONFIG_SYS_ARM_CACHE_WRITEALLOC
75#define CONFIG_SYS_CACHELINE_SIZE 32
76#define CONFIG_SYS_L2_PL310
77#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
78
79/*
Marek Vasut8a78ca92014-09-27 01:18:29 +020080 * EPCS/EPCQx1 Serial Flash Controller
81 */
82#ifdef CONFIG_ALTERA_SPI
83#define CONFIG_CMD_SPI
84#define CONFIG_CMD_SF
85#define CONFIG_SF_DEFAULT_SPEED 30000000
86#define CONFIG_SPI_FLASH
87#define CONFIG_SPI_FLASH_STMICRO
88#define CONFIG_SPI_FLASH_BAR
89/*
90 * The base address is configurable in QSys, each board must specify the
91 * base address based on it's particular FPGA configuration. Please note
92 * that the address here is incremented by 0x400 from the Base address
93 * selected in QSys, since the SPI registers are at offset +0x400.
94 * #define CONFIG_SYS_SPI_BASE 0xff240400
95 */
96#endif
97
98/*
Pavel Machek5095ee02014-09-08 14:08:45 +020099 * Ethernet on SoC (EMAC)
100 */
101#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5095ee02014-09-08 14:08:45 +0200102#define CONFIG_NET_MULTI
103#define CONFIG_DW_ALTDESCRIPTOR
104#define CONFIG_MII
105#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
106#define CONFIG_PHYLIB
107#define CONFIG_PHY_GIGE
108#endif
109
110/*
111 * FPGA Driver
112 */
113#ifdef CONFIG_CMD_FPGA
114#define CONFIG_FPGA
115#define CONFIG_FPGA_ALTERA
116#define CONFIG_FPGA_SOCFPGA
117#define CONFIG_FPGA_COUNT 1
118#endif
119
120/*
121 * L4 OSC1 Timer 0
122 */
123/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
124#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
125#define CONFIG_SYS_TIMER_COUNTS_DOWN
126#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
127#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
128#define CONFIG_SYS_TIMER_RATE 2400000
129#else
130#define CONFIG_SYS_TIMER_RATE 25000000
131#endif
132
133/*
134 * L4 Watchdog
135 */
136#ifdef CONFIG_HW_WATCHDOG
137#define CONFIG_DESIGNWARE_WATCHDOG
138#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
139#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roesed0e932d2014-12-19 13:49:10 +0100140#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5095ee02014-09-08 14:08:45 +0200141#endif
142
143/*
144 * MMC Driver
145 */
146#ifdef CONFIG_CMD_MMC
147#define CONFIG_MMC
148#define CONFIG_BOUNCE_BUFFER
149#define CONFIG_GENERIC_MMC
150#define CONFIG_DWMMC
151#define CONFIG_SOCFPGA_DWMMC
152#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
153#define CONFIG_SOCFPGA_DWMMC_DRVSEL 3
154#define CONFIG_SOCFPGA_DWMMC_SMPSEL 0
155/* FIXME */
156/* using smaller max blk cnt to avoid flooding the limited stack we have */
157#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
158#endif
159
Stefan Roese7fb0f592014-11-07 12:37:52 +0100160/*
Stefan Roeseebcaf962014-10-30 09:33:13 +0100161 * I2C support
162 */
163#define CONFIG_SYS_I2C
164#define CONFIG_SYS_I2C_DW
165#define CONFIG_SYS_I2C_BUS_MAX 4
166#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
167#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
168#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
169#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
170/* Using standard mode which the speed up to 100Kb/s */
171#define CONFIG_SYS_I2C_SPEED 100000
172#define CONFIG_SYS_I2C_SPEED1 100000
173#define CONFIG_SYS_I2C_SPEED2 100000
174#define CONFIG_SYS_I2C_SPEED3 100000
175/* Address of device when used as slave */
176#define CONFIG_SYS_I2C_SLAVE 0x02
177#define CONFIG_SYS_I2C_SLAVE1 0x02
178#define CONFIG_SYS_I2C_SLAVE2 0x02
179#define CONFIG_SYS_I2C_SLAVE3 0x02
180#ifndef __ASSEMBLY__
181/* Clock supplied to I2C controller in unit of MHz */
182unsigned int cm_get_l4_sp_clk_hz(void);
183#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
184#endif
185#define CONFIG_CMD_I2C
186
Pavel Machek5095ee02014-09-08 14:08:45 +0200187/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100188 * QSPI support
189 */
190#ifdef CONFIG_OF_CONTROL /* QSPI is controlled via DT */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100191#define CONFIG_CADENCE_QSPI
192/* Enable multiple SPI NOR flash manufacturers */
193#define CONFIG_SPI_FLASH /* SPI flash subsystem */
194#define CONFIG_SPI_FLASH_STMICRO /* Micron/Numonyx flash */
195#define CONFIG_SPI_FLASH_SPANSION /* Spansion flash */
196#define CONFIG_SPI_FLASH_MTD
197/* QSPI reference clock */
198#ifndef __ASSEMBLY__
199unsigned int cm_get_qspi_controller_clk_hz(void);
200#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
201#endif
202#define CONFIG_CQSPI_DECODER 0
203#define CONFIG_CMD_SF
204#endif
205
Stefan Roesea6e73592014-11-07 13:50:34 +0100206#ifdef CONFIG_OF_CONTROL /* DW SPI is controlled via DT */
Stefan Roesea6e73592014-11-07 13:50:34 +0100207#define CONFIG_DESIGNWARE_SPI
Stefan Roesea6e73592014-11-07 13:50:34 +0100208#define CONFIG_CMD_SPI
209#endif
210
Stefan Roese7fb0f592014-11-07 12:37:52 +0100211/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200212 * Serial Driver
213 */
214#define CONFIG_SYS_NS16550
215#define CONFIG_SYS_NS16550_SERIAL
216#define CONFIG_SYS_NS16550_REG_SIZE -4
217#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
218#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
219#define CONFIG_SYS_NS16550_CLK 1000000
220#else
221#define CONFIG_SYS_NS16550_CLK 100000000
222#endif
223#define CONFIG_CONS_INDEX 1
224#define CONFIG_BAUDRATE 115200
225
226/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200227 * USB
228 */
229#ifdef CONFIG_CMD_USB
230#define CONFIG_USB_DWC2
231#define CONFIG_USB_STORAGE
232/*
233 * NOTE: User must define either of the following to select which
234 * of the two USB controllers available on SoCFPGA to use.
235 * The DWC2 driver doesn't support multiple USB controllers.
236 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB0_ADDRESS
237 * #define CONFIG_USB_DWC2_REG_ADDR SOCFPGA_USB1_ADDRESS
238 */
239#endif
240
241/*
Marek Vasut0223a952014-11-04 04:25:09 +0100242 * USB Gadget (DFU, UMS)
243 */
244#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
245#define CONFIG_USB_GADGET
246#define CONFIG_USB_GADGET_S3C_UDC_OTG
247#define CONFIG_USB_GADGET_DUALSPEED
248#define CONFIG_USB_GADGET_VBUS_DRAW 2
249
250/* USB Composite download gadget - g_dnl */
251#define CONFIG_USBDOWNLOAD_GADGET
252#define CONFIG_USB_GADGET_MASS_STORAGE
253
254#define CONFIG_DFU_FUNCTION
255#define CONFIG_DFU_MMC
256#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
257#define DFU_DEFAULT_POLL_TIMEOUT 300
258
259/* USB IDs */
260#define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
261#define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
262#define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
263#define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
264#ifndef CONFIG_G_DNL_MANUFACTURER
265#define CONFIG_G_DNL_MANUFACTURER "Altera"
266#endif
267#endif
268
269/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200270 * U-Boot environment
271 */
272#define CONFIG_SYS_CONSOLE_IS_IN_ENV
273#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
274#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
275#define CONFIG_ENV_IS_NOWHERE
276#define CONFIG_ENV_SIZE 4096
277
278/*
279 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200280 *
281 * SRAM Memory layout:
282 *
283 * 0xFFFF_0000 ...... Start of SRAM
284 * 0xFFFF_xxxx ...... Top of stack (grows down)
285 * 0xFFFF_yyyy ...... Malloc area
286 * 0xFFFF_zzzz ...... Global Data
287 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5095ee02014-09-08 14:08:45 +0200288 */
289#define CONFIG_SPL_FRAMEWORK
290#define CONFIG_SPL_BOARD_INIT
291#define CONFIG_SPL_RAM_DEVICE
Marek Vasut34584d12014-10-16 12:25:40 +0200292#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
293#define CONFIG_SYS_SPL_MALLOC_START CONFIG_SYS_INIT_SP_ADDR
294#define CONFIG_SYS_SPL_MALLOC_SIZE (5 * 1024)
Dinh Nguyen68681602015-03-30 17:01:03 -0500295#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +0200296
297#define CHUNKSZ_CRC32 (1 * 1024) /* FIXME: ewww */
298#define CONFIG_CRC32_VERIFY
299
300/* Linker script for SPL */
Masahiro Yamada05a21722015-04-21 20:38:21 +0900301#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-socfpga/u-boot-spl.lds"
Pavel Machek5095ee02014-09-08 14:08:45 +0200302
303#define CONFIG_SPL_LIBCOMMON_SUPPORT
304#define CONFIG_SPL_LIBGENERIC_SUPPORT
305#define CONFIG_SPL_WATCHDOG_SUPPORT
306#define CONFIG_SPL_SERIAL_SUPPORT
307
Dinh Nguyena717b812015-03-30 17:01:12 -0500308/*
309 * Stack setup
310 */
311#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
312
Pavel Machek5095ee02014-09-08 14:08:45 +0200313#ifdef CONFIG_SPL_BUILD
314#undef CONFIG_PARTITIONS
315#endif
316
317#endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */