blob: d8f7961ded99ba31d7d75ad4821ec2671f667b46 [file] [log] [blame]
Kumar Gala9490a7f2008-07-25 13:31:05 -05001/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00002 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala9490a7f2008-07-25 13:31:05 -05005 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galac7e1a432010-05-21 04:14:49 -050014#include "../board/freescale/common/ics307_clk.h"
15
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020016#ifdef CONFIG_SDCARD
Mingkai Hue40ac482009-09-23 15:20:38 +080017#define CONFIG_RAMBOOT_SDCARD 1
Haijun.Zhange2c9bc52014-04-10 11:16:30 +080018#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Gala7a577fd2011-01-12 02:48:53 -060019#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hue40ac482009-09-23 15:20:38 +080020#endif
21
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020022#ifdef CONFIG_SPIFLASH
Mingkai Hue40ac482009-09-23 15:20:38 +080023#define CONFIG_RAMBOOT_SPIFLASH 1
Haijun.Zhange2c9bc52014-04-10 11:16:30 +080024#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Gala7a577fd2011-01-12 02:48:53 -060025#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#endif
27
28#ifndef CONFIG_SYS_TEXT_BASE
Haijun.Zhangc6e8f492014-02-13 09:03:02 +080029#define CONFIG_SYS_TEXT_BASE 0xeff40000
Mingkai Hue40ac482009-09-23 15:20:38 +080030#endif
31
Kumar Gala7a577fd2011-01-12 02:48:53 -060032#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
Haiying Wang96196a12010-11-10 15:37:13 -050036#ifndef CONFIG_SYS_MONITOR_BASE
37#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
38#endif
39
Kumar Gala9490a7f2008-07-25 13:31:05 -050040/* High Level Configuration Options */
41#define CONFIG_BOOKE 1 /* BOOKE */
42#define CONFIG_E500 1 /* BOOKE e500 family */
Kumar Gala9490a7f2008-07-25 13:31:05 -050043
Kumar Galac51fc5d2009-01-23 14:22:13 -060044#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Gala9490a7f2008-07-25 13:31:05 -050045#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040046#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
47#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
48#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala9490a7f2008-07-25 13:31:05 -050049#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000050#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala9490a7f2008-07-25 13:31:05 -050051#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050052#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala9490a7f2008-07-25 13:31:05 -050053
Kumar Gala9490a7f2008-07-25 13:31:05 -050054
55#define CONFIG_TSEC_ENET /* tsec ethernet support */
56#define CONFIG_ENV_OVERWRITE
57
Kumar Galac7e1a432010-05-21 04:14:49 -050058#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
59#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Gala9490a7f2008-07-25 13:31:05 -050060#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala9490a7f2008-07-25 13:31:05 -050061
62/*
63 * These can be toggled for performance analysis, otherwise use default.
64 */
65#define CONFIG_L2_CACHE /* toggle L2 cache */
66#define CONFIG_BTB /* toggle branch predition */
Kumar Gala9490a7f2008-07-25 13:31:05 -050067
Andy Fleming80522dc2008-10-30 16:51:33 -050068#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
69
Kumar Gala9490a7f2008-07-25 13:31:05 -050070#define CONFIG_ENABLE_36BIT_PHYS 1
71
Kumar Gala337f9fd2009-07-30 15:54:07 -050072#ifdef CONFIG_PHYS_64BIT
73#define CONFIG_ADDR_MAP 1
74#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
75#endif
76
Mingkai Hu07355702009-09-23 15:19:32 +080077#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
78#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -050079#define CONFIG_PANIC_HANG /* do not reset board on panic */
80
81/*
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080082 * Config the L2 Cache as L2 SRAM
83 */
84#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
85#ifdef CONFIG_PHYS_64BIT
86#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
87#else
88#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
89#endif
90#define CONFIG_SYS_L2_SIZE (512 << 10)
91#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
92
Timur Tabie46fedf2011-08-04 18:03:41 -050093#define CONFIG_SYS_CCSRBAR 0xffe00000
94#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala9490a7f2008-07-25 13:31:05 -050095
Kumar Gala8d22ddc2011-11-09 09:10:49 -060096#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050097#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080098#endif
99
Kumar Gala9490a7f2008-07-25 13:31:05 -0500100/* DDR Setup */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500101#define CONFIG_VERY_BIG_RAM
York Sun5614e712013-09-30 09:22:09 -0700102#define CONFIG_SYS_FSL_DDR2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500103#undef CONFIG_FSL_DDR_INTERACTIVE
104#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
105#define CONFIG_DDR_SPD
Kumar Gala9490a7f2008-07-25 13:31:05 -0500106
Dave Liu9b0ad1b2008-10-28 17:53:38 +0800107#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500108#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
111#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala9490a7f2008-07-25 13:31:05 -0500112
113#define CONFIG_NUM_DDR_CONTROLLERS 1
114#define CONFIG_DIMM_SLOTS_PER_CTLR 1
115#define CONFIG_CHIP_SELECTS_PER_CTRL 2
116
117/* I2C addresses of SPD EEPROMs */
118#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500120
121/* These are used when DDR doesn't use SPD. */
Mingkai Hu07355702009-09-23 15:19:32 +0800122#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu07355702009-09-23 15:19:32 +0800124#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_DDR_TIMING_3 0x00000000
126#define CONFIG_SYS_DDR_TIMING_0 0x00260802
127#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
128#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
129#define CONFIG_SYS_DDR_MODE_1 0x00480432
130#define CONFIG_SYS_DDR_MODE_2 0x00000000
131#define CONFIG_SYS_DDR_INTERVAL 0x06180100
132#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
133#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
134#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
135#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu07355702009-09-23 15:19:32 +0800136#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Gala9490a7f2008-07-25 13:31:05 -0500138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
140#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
141#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500142
Kumar Gala9490a7f2008-07-25 13:31:05 -0500143/* Make sure required options are set */
144#ifndef CONFIG_SPD_EEPROM
145#error ("CONFIG_SPD_EEPROM is required")
146#endif
147
148#undef CONFIG_CLOCKS_IN_MHZ
149
Kumar Gala9490a7f2008-07-25 13:31:05 -0500150/*
151 * Memory map -- xxx -this is wrong, needs updating
152 *
153 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
154 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
155 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
156 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
157 *
158 * Localbus cacheable (TBD)
159 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
160 *
161 * Localbus non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500162 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500163 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500164 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500165 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
166 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
167 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
168 */
169
170/*
171 * Local Bus Definitions
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500174#ifdef CONFIG_PHYS_64BIT
175#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
176#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600177#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500178#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500179
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800180#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000181 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800182#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500183
Mingkai Hu07355702009-09-23 15:19:32 +0800184#define CONFIG_SYS_BR1_PRELIM \
185 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
186 | BR_PS_16 | BR_V)
Kumar Galac953ddf2008-12-02 14:19:34 -0600187#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500188
Mingkai Hu07355702009-09-23 15:19:32 +0800189#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
190 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala9490a7f2008-07-25 13:31:05 -0500192#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
193
Mingkai Hu07355702009-09-23 15:19:32 +0800194#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
195#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu07355702009-09-23 15:19:32 +0800197#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
198#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500199
Masahiro Yamada02344462014-06-04 10:26:50 +0900200#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800201#define CONFIG_SYS_RAMBOOT
Kumar Galaa55bb832010-11-29 14:32:11 -0600202#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800203#else
204#undef CONFIG_SYS_RAMBOOT
205#endif
206
Kumar Gala9490a7f2008-07-25 13:31:05 -0500207#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_CFI
209#define CONFIG_SYS_FLASH_EMPTY_INFO
210#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500211
212#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
213
Ramneek Mehresh68d42302011-06-07 10:10:43 +0000214#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500215#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
216#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500217#ifdef CONFIG_PHYS_64BIT
218#define PIXIS_BASE_PHYS 0xfffdf0000ull
219#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600220#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500221#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500222
Kumar Gala52b565f2008-12-02 14:19:33 -0600223#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu07355702009-09-23 15:19:32 +0800224#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500225
226#define PIXIS_ID 0x0 /* Board ID at offset 0 */
227#define PIXIS_VER 0x1 /* Board version at offset 1 */
228#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
229#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
230#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
231#define PIXIS_PWR 0x5 /* PIXIS Power status register */
232#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
233#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
234#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
235#define PIXIS_VCTL 0x10 /* VELA Control Register */
236#define PIXIS_VSTAT 0x11 /* VELA Status Register */
237#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
238#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
239#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
240#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500241#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
242#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
243#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
244#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
245#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
246#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
247#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500248#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
249#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
250#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
251#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
252#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
253#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
254#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
255#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
256#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
257#define PIXIS_VWATCH 0x24 /* Watchdog Register */
258#define PIXIS_LED 0x25 /* LED Register */
259
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800260#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
261
Kumar Gala9490a7f2008-07-25 13:31:05 -0500262/* old pixis referenced names */
263#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
264#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock509e19c2011-02-25 16:20:11 -0600265#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Gala9490a7f2008-07-25 13:31:05 -0500266
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_INIT_RAM_LOCK 1
268#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200269#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500270
Mingkai Hu07355702009-09-23 15:19:32 +0800271#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200272 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala9490a7f2008-07-25 13:31:05 -0500274
Mingkai Hu07355702009-09-23 15:19:32 +0800275#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
276#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500277
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800278#ifndef CONFIG_NAND_SPL
Kumar Gala337f9fd2009-07-30 15:54:07 -0500279#define CONFIG_SYS_NAND_BASE 0xffa00000
280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
282#else
283#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
284#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800285#else
286#define CONFIG_SYS_NAND_BASE 0xfff00000
287#ifdef CONFIG_PHYS_64BIT
288#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
289#else
290#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
291#endif
292#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500293#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
294 CONFIG_SYS_NAND_BASE + 0x40000, \
295 CONFIG_SYS_NAND_BASE + 0x80000, \
296 CONFIG_SYS_NAND_BASE + 0xC0000}
297#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jinc57fc282008-10-31 05:07:04 -0500298#define CONFIG_CMD_NAND 1
299#define CONFIG_NAND_FSL_ELBC 1
300#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
301
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800302/* NAND boot: 4K NAND loader config */
303#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangc6e8f492014-02-13 09:03:02 +0800304#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800305#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
306#define CONFIG_SYS_NAND_U_BOOT_START \
307 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
308#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
309#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
310#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
311
Jason Jinc57fc282008-10-31 05:07:04 -0500312/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500313#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu07355702009-09-23 15:19:32 +0800314 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
315 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
316 | BR_PS_8 /* Port Size = 8 bit */ \
317 | BR_MS_FCM /* MSEL = FCM */ \
318 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500319#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu07355702009-09-23 15:19:32 +0800320 | OR_FCM_PGS /* Large Page*/ \
321 | OR_FCM_CSCT \
322 | OR_FCM_CST \
323 | OR_FCM_CHT \
324 | OR_FCM_SCY_1 \
325 | OR_FCM_TRLX \
326 | OR_FCM_EHTR)
Jason Jinc57fc282008-10-31 05:07:04 -0500327
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800328#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
329#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500330#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
331#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500332
Mingkai Hu07355702009-09-23 15:19:32 +0800333#define CONFIG_SYS_BR4_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000334 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800335 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
336 | BR_PS_8 /* Port Size = 8 bit */ \
337 | BR_MS_FCM /* MSEL = FCM */ \
338 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500339#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu07355702009-09-23 15:19:32 +0800340#define CONFIG_SYS_BR5_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000341 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800342 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
343 | BR_PS_8 /* Port Size = 8 bit */ \
344 | BR_MS_FCM /* MSEL = FCM */ \
345 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500346#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500347
Mingkai Hu07355702009-09-23 15:19:32 +0800348#define CONFIG_SYS_BR6_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000349 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800350 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
351 | BR_PS_8 /* Port Size = 8 bit */ \
352 | BR_MS_FCM /* MSEL = FCM */ \
353 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500354#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500355
Kumar Gala9490a7f2008-07-25 13:31:05 -0500356/* Serial Port - controlled on board with jumper J8
357 * open - index 2
358 * shorted - index 1
359 */
360#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_NS16550_SERIAL
362#define CONFIG_SYS_NS16550_REG_SIZE 1
363#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500364#ifdef CONFIG_NAND_SPL
365#define CONFIG_NS16550_MIN_FUNCTIONS
366#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala9490a7f2008-07-25 13:31:05 -0500369 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
370
Mingkai Hu07355702009-09-23 15:19:32 +0800371#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
372#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500373
Kumar Gala9490a7f2008-07-25 13:31:05 -0500374/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500375 * I2C
376 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200377#define CONFIG_SYS_I2C
378#define CONFIG_SYS_I2C_FSL
379#define CONFIG_SYS_FSL_I2C_SPEED 400000
380#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
381#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
382#define CONFIG_SYS_FSL_I2C2_SPEED 400000
383#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
384#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
385#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Gala9490a7f2008-07-25 13:31:05 -0500386
387/*
388 * I2C2 EEPROM
389 */
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200390#define CONFIG_ID_EEPROM
391#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Gala9490a7f2008-07-25 13:31:05 -0500393#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
395#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
396#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500397
398/*
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700399 * eSPI - Enhanced SPI
400 */
401#define CONFIG_HARD_SPI
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700402
403#if defined(CONFIG_SPI_FLASH)
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700404#define CONFIG_SF_DEFAULT_SPEED 10000000
405#define CONFIG_SF_DEFAULT_MODE 0
406#endif
407
408/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500409 * General PCI
410 * Memory space is mapped 1-1, but I/O space must start from 0.
411 */
412
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600413#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500414#ifdef CONFIG_PHYS_64BIT
415#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
416#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
417#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600418#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
419#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500420#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500422#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
423#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
424#ifdef CONFIG_PHYS_64BIT
425#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
426#else
427#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
428#endif
429#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500430
431/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600432#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600433#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500434#ifdef CONFIG_PHYS_64BIT
435#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
436#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
437#else
Kumar Gala10795f42008-12-02 16:08:36 -0600438#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600439#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500440#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600442#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500443#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
444#ifdef CONFIG_PHYS_64BIT
445#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
446#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500448#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500450
451/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600452#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600453#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500454#ifdef CONFIG_PHYS_64BIT
455#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
456#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
457#else
Kumar Gala10795f42008-12-02 16:08:36 -0600458#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600459#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500460#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200461#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600462#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500463#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
464#ifdef CONFIG_PHYS_64BIT
465#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
466#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500468#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500470
471/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600472#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600473#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500474#ifdef CONFIG_PHYS_64BIT
475#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
476#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
477#else
Kumar Gala10795f42008-12-02 16:08:36 -0600478#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600479#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500480#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600482#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500483#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
484#ifdef CONFIG_PHYS_64BIT
485#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
486#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200487#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500488#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500490
491#if defined(CONFIG_PCI)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500492/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600493#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500494
495/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600496/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala9490a7f2008-07-25 13:31:05 -0500497
498/* video */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500499
500#if defined(CONFIG_VIDEO)
501#define CONFIG_BIOSEMU
Kumar Gala9490a7f2008-07-25 13:31:05 -0500502#define CONFIG_ATI_RADEON_FB
503#define CONFIG_VIDEO_LOGO
Kumar Galaaca5f012008-12-02 16:08:40 -0600504#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500505#endif
506
507#undef CONFIG_EEPRO100
508#undef CONFIG_TULIP
Kumar Gala9490a7f2008-07-25 13:31:05 -0500509
Kumar Gala9490a7f2008-07-25 13:31:05 -0500510#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600511 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
512 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Gala9490a7f2008-07-25 13:31:05 -0500513 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
514#endif
515
516#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
517
518#endif /* CONFIG_PCI */
519
520/* SATA */
521#define CONFIG_LIBATA
522#define CONFIG_FSL_SATA
523
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200524#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500525#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
527#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500528#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200529#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
530#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500531
532#ifdef CONFIG_FSL_SATA
533#define CONFIG_LBA48
534#define CONFIG_CMD_SATA
535#define CONFIG_DOS_PARTITION
Kumar Gala9490a7f2008-07-25 13:31:05 -0500536#endif
537
538#if defined(CONFIG_TSEC_ENET)
539
Kumar Gala9490a7f2008-07-25 13:31:05 -0500540#define CONFIG_MII 1 /* MII PHY management */
541#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
542#define CONFIG_TSEC1 1
543#define CONFIG_TSEC1_NAME "eTSEC1"
544#define CONFIG_TSEC3 1
545#define CONFIG_TSEC3_NAME "eTSEC3"
546
Jason Jin2e26d832008-10-10 11:41:00 +0800547#define CONFIG_FSL_SGMII_RISER 1
548#define SGMII_RISER_PHY_OFFSET 0x1c
549
Kumar Gala9490a7f2008-07-25 13:31:05 -0500550#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
551#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
552
553#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
554#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
555
556#define TSEC1_PHYIDX 0
557#define TSEC3_PHYIDX 0
558
559#define CONFIG_ETHPRIME "eTSEC1"
560
561#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
562
563#endif /* CONFIG_TSEC_ENET */
564
565/*
566 * Environment
567 */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800568
569#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada02344462014-06-04 10:26:50 +0900570#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700571#define CONFIG_ENV_IS_IN_SPI_FLASH
572#define CONFIG_ENV_SPI_BUS 0
573#define CONFIG_ENV_SPI_CS 0
574#define CONFIG_ENV_SPI_MAX_HZ 10000000
575#define CONFIG_ENV_SPI_MODE 0
576#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
577#define CONFIG_ENV_OFFSET 0xF0000
578#define CONFIG_ENV_SECT_SIZE 0x10000
579#elif defined(CONFIG_RAMBOOT_SDCARD)
580#define CONFIG_ENV_IS_IN_MMC
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000581#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700582#define CONFIG_ENV_SIZE 0x2000
583#define CONFIG_SYS_MMC_ENV_DEV 0
584#else
Mingkai Hue40ac482009-09-23 15:20:38 +0800585 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
586 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
587 #define CONFIG_ENV_SIZE 0x2000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500588#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800589#else
590 #define CONFIG_ENV_IS_IN_FLASH 1
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800591 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800592 #define CONFIG_ENV_SIZE 0x2000
593 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
594#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500595
596#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200597#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500598
599/*
600 * Command line configuration.
601 */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500602#define CONFIG_CMD_IRQ
Kumar Gala1c9aa762008-09-22 23:40:42 -0500603#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500604#define CONFIG_CMD_REGINFO
Kumar Gala9490a7f2008-07-25 13:31:05 -0500605
606#if defined(CONFIG_PCI)
607#define CONFIG_CMD_PCI
Kumar Gala9490a7f2008-07-25 13:31:05 -0500608#endif
609
610#undef CONFIG_WATCHDOG /* watchdog disabled */
611
Andy Fleming80522dc2008-10-30 16:51:33 -0500612#define CONFIG_MMC 1
613
614#ifdef CONFIG_MMC
615#define CONFIG_FSL_ESDHC
616#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Andy Fleming80522dc2008-10-30 16:51:33 -0500617#define CONFIG_GENERIC_MMC
Fanzc1116ebb2011-10-03 12:18:42 -0700618#endif
619
620/*
621 * USB
622 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000623#define CONFIG_HAS_FSL_MPH_USB
624#ifdef CONFIG_HAS_FSL_MPH_USB
Fanzc1116ebb2011-10-03 12:18:42 -0700625#define CONFIG_USB_EHCI
626
627#ifdef CONFIG_USB_EHCI
Fanzc1116ebb2011-10-03 12:18:42 -0700628#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
629#define CONFIG_USB_EHCI_FSL
Fanzc1116ebb2011-10-03 12:18:42 -0700630#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000631#endif
Fanzc1116ebb2011-10-03 12:18:42 -0700632
633#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Andy Fleming80522dc2008-10-30 16:51:33 -0500634#define CONFIG_DOS_PARTITION
635#endif
636
Kumar Gala9490a7f2008-07-25 13:31:05 -0500637/*
638 * Miscellaneous configurable options
639 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200640#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu07355702009-09-23 15:19:32 +0800641#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillips5be58f52010-07-14 19:47:18 -0500642#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200643#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500644#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200645#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500646#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200647#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500648#endif
Mingkai Hu07355702009-09-23 15:19:32 +0800649#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
650 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200651#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu07355702009-09-23 15:19:32 +0800652#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500653
654/*
655 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500656 * have to be in the first 64 MB of memory, since this is
Kumar Gala9490a7f2008-07-25 13:31:05 -0500657 * the maximum mapped by the Linux kernel during initialization.
658 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500659#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
660#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500661
Kumar Gala9490a7f2008-07-25 13:31:05 -0500662#if defined(CONFIG_CMD_KGDB)
663#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500664#endif
665
666/*
667 * Environment Configuration
668 */
669
670/* The mac addresses for all ethernet interface */
671#if defined(CONFIG_TSEC_ENET)
672#define CONFIG_HAS_ETH0
Kumar Gala9490a7f2008-07-25 13:31:05 -0500673#define CONFIG_HAS_ETH1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500674#define CONFIG_HAS_ETH2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500675#define CONFIG_HAS_ETH3
Kumar Gala9490a7f2008-07-25 13:31:05 -0500676#endif
677
678#define CONFIG_IPADDR 192.168.1.254
679
680#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000681#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000682#define CONFIG_BOOTFILE "uImage"
Mingkai Hu07355702009-09-23 15:19:32 +0800683#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500684
685#define CONFIG_SERVERIP 192.168.1.1
686#define CONFIG_GATEWAYIP 192.168.1.1
687#define CONFIG_NETMASK 255.255.255.0
688
689/* default location for tftp and bootm */
690#define CONFIG_LOADADDR 1000000
691
Kumar Gala9490a7f2008-07-25 13:31:05 -0500692#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
693
694#define CONFIG_BAUDRATE 115200
695
696#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200697"netdev=eth0\0" \
698"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
699"tftpflash=tftpboot $loadaddr $uboot; " \
700 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
701 " +$filesize; " \
702 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
703 " +$filesize; " \
704 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
705 " $filesize; " \
706 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
707 " +$filesize; " \
708 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
709 " $filesize\0" \
710"consoledev=ttyS0\0" \
711"ramdiskaddr=2000000\0" \
712"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500713"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200714"fdtfile=8536ds/mpc8536ds.dtb\0" \
715"bdev=sda3\0" \
716"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Gala9490a7f2008-07-25 13:31:05 -0500717
718#define CONFIG_HDBOOT \
719 "setenv bootargs root=/dev/$bdev rw " \
720 "console=$consoledev,$baudrate $othbootargs;" \
721 "tftp $loadaddr $bootfile;" \
722 "tftp $fdtaddr $fdtfile;" \
723 "bootm $loadaddr - $fdtaddr"
724
725#define CONFIG_NFSBOOTCOMMAND \
726 "setenv bootargs root=/dev/nfs rw " \
727 "nfsroot=$serverip:$rootpath " \
728 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
729 "console=$consoledev,$baudrate $othbootargs;" \
730 "tftp $loadaddr $bootfile;" \
731 "tftp $fdtaddr $fdtfile;" \
732 "bootm $loadaddr - $fdtaddr"
733
734#define CONFIG_RAMBOOTCOMMAND \
735 "setenv bootargs root=/dev/ram rw " \
736 "console=$consoledev,$baudrate $othbootargs;" \
737 "tftp $ramdiskaddr $ramdiskfile;" \
738 "tftp $loadaddr $bootfile;" \
739 "tftp $fdtaddr $fdtfile;" \
740 "bootm $loadaddr $ramdiskaddr $fdtaddr"
741
742#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
743
744#endif /* __CONFIG_H */