blob: c5e4292f19642f616968201c4c2faf14cacee47f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5095ee02014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5095ee02014-09-08 14:08:45 +02004 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02007
Simon Glass1af3c7f2020-05-10 11:40:09 -06008#include <linux/stringify.h>
9
Pavel Machek5095ee02014-09-08 14:08:45 +020010/*
11 * High level configuration
12 */
Pavel Machek5095ee02014-09-08 14:08:45 +020013#define CONFIG_CLOCKS
14
Pavel Machek5095ee02014-09-08 14:08:45 +020015#define CONFIG_TIMESTAMP /* Print image info with timestamp */
16
17/*
18 * Memory configurations
19 */
Pavel Machek5095ee02014-09-08 14:08:45 +020020#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010021#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Ley Foon Tan1b259402017-04-26 02:44:46 +080022#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5095ee02014-09-08 14:08:45 +020023#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Ley Foon Tan4f17f292020-03-06 16:55:19 +080024#define CONFIG_SYS_INIT_RAM_SIZE SOCFPGA_PHYS_OCRAM_SIZE
Ley Foon Tan53b59292020-12-22 09:53:25 +080025#define CONFIG_SPL_PAD_TO 0x10000
Ley Foon Tan1b259402017-04-26 02:44:46 +080026#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
27#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
Ley Foon Tan53b59292020-12-22 09:53:25 +080028#define CONFIG_SPL_PAD_TO 0x40000
Simon Goldschmidt4399e482019-04-09 21:02:04 +020029/* SPL memory allocation configuration, this is for FAT implementation */
30#ifndef CONFIG_SYS_SPL_MALLOC_SIZE
31#define CONFIG_SYS_SPL_MALLOC_SIZE 0x10000
32#endif
Ley Foon Tan4f17f292020-03-06 16:55:19 +080033#define CONFIG_SYS_INIT_RAM_SIZE (SOCFPGA_PHYS_OCRAM_SIZE - \
34 CONFIG_SYS_SPL_MALLOC_SIZE)
Simon Goldschmidt4399e482019-04-09 21:02:04 +020035#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_INIT_RAM_ADDR + \
36 CONFIG_SYS_INIT_RAM_SIZE)
Ley Foon Tan1b259402017-04-26 02:44:46 +080037#endif
Stefan Roesef457c522018-10-30 10:00:22 +010038
39/*
40 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
41 * SRAM as bootcounter storage. Make sure to not put the stack directly
42 * at this address to not overwrite the bootcounter by checking, if the
43 * bootcounter address is located in the internal SRAM.
44 */
45#if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
46 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
47 CONFIG_SYS_INIT_RAM_SIZE)))
Simon Goldschmidt4399e482019-04-09 21:02:04 +020048#define CONFIG_SPL_STACK CONFIG_SYS_BOOTCOUNT_ADDR
Stefan Roesef457c522018-10-30 10:00:22 +010049#else
Simon Goldschmidt4399e482019-04-09 21:02:04 +020050#define CONFIG_SPL_STACK \
Marek Vasut768f23d2018-04-26 22:23:05 +020051 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Stefan Roesef457c522018-10-30 10:00:22 +010052#endif
Pavel Machek5095ee02014-09-08 14:08:45 +020053
Simon Goldschmidt4399e482019-04-09 21:02:04 +020054/*
55 * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc
56 * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage
57 * in U-Boot pre-reloc is higher than in SPL.
58 */
59#if defined(CONFIG_SPL_STACK_R_ADDR) && CONFIG_SPL_STACK_R_ADDR
60#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK_R_ADDR
61#else
62#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK
63#endif
64
Pavel Machek5095ee02014-09-08 14:08:45 +020065#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5095ee02014-09-08 14:08:45 +020066
67/*
68 * U-Boot general configurations
69 */
Pavel Machek5095ee02014-09-08 14:08:45 +020070#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020071 /* Print buffer size */
72#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
73#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
74 /* Boot argument buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020075
76/*
77 * Cache
78 */
Pavel Machek5095ee02014-09-08 14:08:45 +020079#define CONFIG_SYS_L2_PL310
80#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
81
82/*
83 * Ethernet on SoC (EMAC)
84 */
Marek Vasutf7917322018-04-23 01:26:10 +020085#ifdef CONFIG_CMD_NET
Pavel Machek5095ee02014-09-08 14:08:45 +020086#define CONFIG_DW_ALTDESCRIPTOR
Pavel Machek5095ee02014-09-08 14:08:45 +020087#endif
88
89/*
90 * FPGA Driver
91 */
92#ifdef CONFIG_CMD_FPGA
Pavel Machek5095ee02014-09-08 14:08:45 +020093#define CONFIG_FPGA_COUNT 1
94#endif
Tien Fong Chee9af91b72017-07-26 13:05:44 +080095
Pavel Machek5095ee02014-09-08 14:08:45 +020096/*
97 * L4 OSC1 Timer 0
98 */
Marek Vasut331c3722018-08-18 16:00:31 +020099#ifndef CONFIG_TIMER
Pavel Machek5095ee02014-09-08 14:08:45 +0200100#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
101#define CONFIG_SYS_TIMER_COUNTS_DOWN
102#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Marek Vasutc808ab42020-02-15 14:10:02 +0100103#ifndef CONFIG_SYS_TIMER_RATE
Pavel Machek5095ee02014-09-08 14:08:45 +0200104#define CONFIG_SYS_TIMER_RATE 25000000
Marek Vasut331c3722018-08-18 16:00:31 +0200105#endif
Marek Vasutc808ab42020-02-15 14:10:02 +0100106#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200107
108/*
109 * L4 Watchdog
110 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200111#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
112#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Pavel Machek5095ee02014-09-08 14:08:45 +0200113
114/*
115 * MMC Driver
116 */
117#ifdef CONFIG_CMD_MMC
Pavel Machek5095ee02014-09-08 14:08:45 +0200118/* FIXME */
119/* using smaller max blk cnt to avoid flooding the limited stack we have */
120#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
121#endif
122
Stefan Roese7fb0f592014-11-07 12:37:52 +0100123/*
Marek Vasutc339ea52015-12-20 04:00:46 +0100124 * NAND Support
125 */
126#ifdef CONFIG_NAND_DENALI
Marek Vasut85f748a2020-02-15 14:10:09 +0100127#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
Marek Vasutc339ea52015-12-20 04:00:46 +0100128#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasutc339ea52015-12-20 04:00:46 +0100129#define CONFIG_SYS_NAND_ONFI_DETECTION
Marek Vasutc339ea52015-12-20 04:00:46 +0100130#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
131#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasutc339ea52015-12-20 04:00:46 +0100132#endif
133
134/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100135 * QSPI support
136 */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100137/* QSPI reference clock */
138#ifndef __ASSEMBLY__
139unsigned int cm_get_qspi_controller_clk_hz(void);
140#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
141#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100142
Marek Vasut0c745d02015-08-19 23:23:53 +0200143/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200144 * USB
145 */
Marek Vasut20cadbb2014-10-24 23:34:25 +0200146
147/*
Marek Vasut0223a952014-11-04 04:25:09 +0100148 * USB Gadget (DFU, UMS)
149 */
150#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut0223a952014-11-04 04:25:09 +0100151#define DFU_DEFAULT_POLL_TIMEOUT 300
152
153/* USB IDs */
Sam Protsenkoe6c0bc02016-04-13 14:20:30 +0300154#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
155#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut0223a952014-11-04 04:25:09 +0100156#endif
157
158/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200159 * U-Boot environment
160 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200161
Chin Liang See79cc48e2015-12-21 21:02:45 +0800162/* Environment for SDMMC boot */
Chin Liang See79cc48e2015-12-21 21:02:45 +0800163
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800164/* Environment for QSPI boot */
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800165
Pavel Machek5095ee02014-09-08 14:08:45 +0200166/*
167 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200168 *
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800169 * SRAM Memory layout for gen 5:
Marek Vasut34584d12014-10-16 12:25:40 +0200170 *
171 * 0xFFFF_0000 ...... Start of SRAM
172 * 0xFFFF_xxxx ...... Top of stack (grows down)
Simon Goldschmidt798baf72019-04-09 21:02:03 +0200173 * 0xFFFF_yyyy ...... Global Data
174 * 0xFFFF_zzzz ...... Malloc area
175 * 0xFFFF_FFFF ...... End of SRAM
Tien Fong Chee421a21c2017-12-05 15:58:04 +0800176 *
177 * SRAM Memory layout for Arria 10:
178 * 0xFFE0_0000 ...... Start of SRAM (bottom)
179 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
180 * 0xFFEy_yyyy ...... Global Data
181 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
182 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5095ee02014-09-08 14:08:45 +0200183 */
Simon Goldschmidt92a47452019-03-15 20:44:32 +0100184#ifndef CONFIG_SPL_TEXT_BASE
Ley Foon Tan1b259402017-04-26 02:44:46 +0800185#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Simon Goldschmidt92a47452019-03-15 20:44:32 +0100186#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200187
Marek Vasutd3f34e72015-07-10 00:04:23 +0200188/* SPL SDMMC boot support */
189#ifdef CONFIG_SPL_MMC_SUPPORT
Tien Fong Cheef4b40922019-01-23 14:20:05 +0800190#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Dalon Westergreen998f7cb2019-08-07 10:37:36 -0700191#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Dalon Westergreen451e8242017-04-13 07:30:29 -0700192#endif
193#else
194#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
195#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasutd3f34e72015-07-10 00:04:23 +0200196#endif
197#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200198
Marek Vasut346d6f52015-07-21 07:50:03 +0200199/* SPL QSPI boot support */
Marek Vasut346d6f52015-07-21 07:50:03 +0200200
Marek Vasutc339ea52015-12-20 04:00:46 +0100201/* SPL NAND boot support */
202#ifdef CONFIG_SPL_NAND_SUPPORT
Marek Vasutbd6363a2018-05-08 18:44:43 +0200203#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Marek Vasutc339ea52015-12-20 04:00:46 +0100204#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
Marek Vasutbd6363a2018-05-08 18:44:43 +0200205#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
206#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x100000
207#endif
Marek Vasutc339ea52015-12-20 04:00:46 +0100208#endif
209
Dalon Westergreen451e8242017-04-13 07:30:29 -0700210/* Extra Environment */
211#ifndef CONFIG_SPL_BUILD
Dalon Westergreen451e8242017-04-13 07:30:29 -0700212
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100213#ifdef CONFIG_CMD_DHCP
214#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
215#else
216#define BOOT_TARGET_DEVICES_DHCP(func)
217#endif
218
Joe Hershberger86271b32018-04-13 15:26:40 -0500219#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700220#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
221#else
222#define BOOT_TARGET_DEVICES_PXE(func)
223#endif
224
225#ifdef CONFIG_CMD_MMC
226#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
227#else
228#define BOOT_TARGET_DEVICES_MMC(func)
229#endif
230
231#define BOOT_TARGET_DEVICES(func) \
232 BOOT_TARGET_DEVICES_MMC(func) \
233 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt1c7fa792018-01-25 07:18:27 +0100234 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700235
236#include <config_distro_bootcmd.h>
237
238#ifndef CONFIG_EXTRA_ENV_SETTINGS
239#define CONFIG_EXTRA_ENV_SETTINGS \
240 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
241 "bootm_size=0xa000000\0" \
242 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
243 "fdt_addr_r=0x02000000\0" \
244 "scriptaddr=0x02100000\0" \
245 "pxefile_addr_r=0x02200000\0" \
246 "ramdisk_addr_r=0x02300000\0" \
Simon Goldschmidt4b2e32e2019-03-01 20:12:31 +0100247 "socfpga_legacy_reset_compat=1\0" \
Dalon Westergreen451e8242017-04-13 07:30:29 -0700248 BOOTENV
249
250#endif
251#endif
252
Dinh Nguyen48275c92015-12-03 16:05:59 -0600253#endif /* __CONFIG_SOCFPGA_COMMON_H__ */