blob: 1f5b9f045fb62f65a8c4a2d5123e3bbe382027ae [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc6097192002-11-03 00:24:07 +000020#define CONFIG_PIP405 1 /* ...on a PIP405 board */
Wolfgang Denk2ae18242010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
wdenkc6097192002-11-03 00:24:07 +000024/***********************************************************
25 * Clock
26 ***********************************************************/
27#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
28
Jon Loeligeracf02692007-07-08 14:49:44 -050029/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050030 * BOOTP options
31 */
32#define CONFIG_BOOTP_BOOTFILESIZE
33#define CONFIG_BOOTP_BOOTPATH
34#define CONFIG_BOOTP_GATEWAY
35#define CONFIG_BOOTP_HOSTNAME
36
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050037/*
Jon Loeligeracf02692007-07-08 14:49:44 -050038 * Command line configuration.
39 */
Jon Loeligeracf02692007-07-08 14:49:44 -050040#define CONFIG_CMD_PCI
Jon Loeligeracf02692007-07-08 14:49:44 -050041#define CONFIG_CMD_REGINFO
Simon Glassc649e3c2016-05-01 11:36:02 -060042#define CONFIG_SCSI
Jon Loeligeracf02692007-07-08 14:49:44 -050043#define CONFIG_CMD_SDRAM
Jon Loeligeracf02692007-07-08 14:49:44 -050044#define CONFIG_CMD_SAVES
Jon Loeligeracf02692007-07-08 14:49:44 -050045
wdenkc6097192002-11-03 00:24:07 +000046/**************************************************************
47 * I2C Stuff:
48 * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
49 * 0x53.
50 * Caution: on the same bus is the SPD (Serial Presens Detect
51 * EEPROM of the SDRAM
52 * The Atmel EEPROM uses 16Bit addressing.
53 ***************************************************************/
Dirk Eibach880540d2013-04-25 02:40:01 +000054#define CONFIG_SYS_I2C
55#define CONFIG_SYS_I2C_PPC4XX
56#define CONFIG_SYS_I2C_PPC4XX_CH0
57#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
58#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkc6097192002-11-03 00:24:07 +000059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
61#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +020062#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020063#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
64#define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
wdenkc6097192002-11-03 00:24:07 +000065
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
67#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
wdenkc6097192002-11-03 00:24:07 +000068 /* 64 byte page write mode using*/
69 /* last 6 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +000071
wdenkc6097192002-11-03 00:24:07 +000072/***************************************************************
73 * Definitions for Serial Presence Detect EEPROM address
74 * (to get SDRAM settings)
75 ***************************************************************/
76#define SPD_EEPROM_ADDRESS 0x50
77
David Müller21be3092011-12-22 13:38:20 +010078#define CONFIG_BOARD_EARLY_INIT_R
79
wdenkc6097192002-11-03 00:24:07 +000080/**************************************************************
81 * Environment definitions
82 **************************************************************/
wdenkc6097192002-11-03 00:24:07 +000083
wdenkc6097192002-11-03 00:24:07 +000084/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
Wolfgang Denk2afbe4e2005-08-13 02:04:37 +020085/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
wdenkc6097192002-11-03 00:24:07 +000086
wdenk3e386912003-04-05 00:53:31 +000087#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
wdenkc6097192002-11-03 00:24:07 +000088#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
89
90#define CONFIG_IPADDR 10.0.0.100
91#define CONFIG_SERVERIP 10.0.0.1
92#define CONFIG_PREBOOT
93/***************************************************************
wdenkc6097192002-11-03 00:24:07 +000094 * defines if an overwrite_console function exists
95 *************************************************************/
wdenkc6097192002-11-03 00:24:07 +000096/***************************************************************
97 * defines if the overwrite_console should be stored in the
98 * environment
99 **************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000100
101/**************************************************************
102 * loads config
103 *************************************************************/
104#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +0000106
wdenk7205e402003-09-10 22:30:53 +0000107#define CONFIG_MISC_INIT_R
wdenkc6097192002-11-03 00:24:07 +0000108/***********************************************************
109 * Miscellaneous configurable options
110 **********************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligeracf02692007-07-08 14:49:44 -0500112#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000114#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000116#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
118#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
119#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
122#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000123
Stefan Roese550650d2010-09-20 16:05:31 +0200124#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +0200125#define CONFIG_SYS_NS16550_SERIAL
126#define CONFIG_SYS_NS16550_REG_SIZE 1
127#define CONFIG_SYS_NS16550_CLK get_serial_clock()
128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
130#define CONFIG_SYS_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000131
132/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_BAUDRATE_TABLE \
wdenkc6097192002-11-03 00:24:07 +0000134 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
135 57600, 115200, 230400, 460800, 921600 }
136
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
138#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000139
wdenkc6097192002-11-03 00:24:07 +0000140/*-----------------------------------------------------------------------
141 * PCI stuff
142 *-----------------------------------------------------------------------
143 */
144#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
145#define PCI_HOST_FORCE 1 /* configure as pci host */
146#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
147
Gabor Juhos842033e2013-05-30 07:06:12 +0000148#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc6097192002-11-03 00:24:07 +0000149#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
wdenkc6097192002-11-03 00:24:07 +0000150 /* resource configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
152#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
153#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
154#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
155#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
156#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
157#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
158#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000159
160/*-----------------------------------------------------------------------
161 * Start addresses for the final memory configuration
162 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_SDRAM_BASE 0x00000000
166#define CONFIG_SYS_FLASH_BASE 0xFFF80000
167#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
168#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
169#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000170
171/*
172 * For booting Linux, the board info and command line data
173 * have to be in the first 8 MB of memory, since this is
174 * the maximum mapped by the Linux kernel during initialization.
175 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000177/*-----------------------------------------------------------------------
178 * FLASH organization
179 */
David Müller21be3092011-12-22 13:38:20 +0100180#define CONFIG_SYS_UPDATE_FLASH_SIZE
181#define CONFIG_SYS_FLASH_PROTECTION
182#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenkc6097192002-11-03 00:24:07 +0000183
David Müller21be3092011-12-22 13:38:20 +0100184#define CONFIG_SYS_FLASH_CFI
185#define CONFIG_FLASH_CFI_DRIVER
186
187#define CONFIG_FLASH_SHOW_PROGRESS 45
188
189#define CONFIG_SYS_MAX_FLASH_BANKS 1
190#define CONFIG_SYS_MAX_FLASH_SECT 256
wdenkc6097192002-11-03 00:24:07 +0000191
wdenkc6097192002-11-03 00:24:07 +0000192/*
193 * Init Memory Controller:
194 */
wdenk7205e402003-09-10 22:30:53 +0000195#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
196#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
197/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
198#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
wdenkc6097192002-11-03 00:24:07 +0000199
wdenkc6097192002-11-03 00:24:07 +0000200/* Configuration Port location */
201#define CONFIG_PORT_ADDR 0xF4000000
202#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
203
wdenkc6097192002-11-03 00:24:07 +0000204/*-----------------------------------------------------------------------
205 * Definitions for initial stack pointer and data area (in On Chip SRAM)
206 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_TEMP_STACK_OCM 1
208#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
209#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
210#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200211#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200212#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000214
wdenkc6097192002-11-03 00:24:07 +0000215/***********************************************************************
216 * External peripheral base address
217 ***********************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
wdenkc6097192002-11-03 00:24:07 +0000219
220/***********************************************************************
221 * Last Stage Init
222 ***********************************************************************/
223#define CONFIG_LAST_STAGE_INIT
224/************************************************************
225 * Ethernet Stuff
226 ***********************************************************/
Ben Warren96e21f82008-10-27 23:50:15 -0700227#define CONFIG_PPC4xx_EMAC
wdenkc6097192002-11-03 00:24:07 +0000228#define CONFIG_MII 1 /* MII PHY management */
229#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenkc6097192002-11-03 00:24:07 +0000230/************************************************************
231 * RTC
232 ***********************************************************/
233#define CONFIG_RTC_MC146818
234#undef CONFIG_WATCHDOG /* watchdog disabled */
235
236/************************************************************
237 * IDE/ATA stuff
238 ************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
240#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
243#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
244#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
245#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
246#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
247#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenkc6097192002-11-03 00:24:07 +0000248
wdenkc6097192002-11-03 00:24:07 +0000249#undef CONFIG_IDE_LED /* no led for ide supported */
250#define CONFIG_IDE_RESET /* reset for ide supported... */
251#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
wdenk7205e402003-09-10 22:30:53 +0000252#define CONFIG_SUPPORT_VFAT
wdenkc6097192002-11-03 00:24:07 +0000253
254/************************************************************
255 * ATAPI support (experimental)
256 ************************************************************/
257#define CONFIG_ATAPI /* enable ATAPI Support */
258
259/************************************************************
260 * SCSI support (experimental) only SYM53C8xx supported
261 ************************************************************/
262#define CONFIG_SCSI_SYM53C8XX
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
264#define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
265#define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
266#define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
wdenkc6097192002-11-03 00:24:07 +0000267
268/************************************************************
269 * Disk-On-Chip configuration
270 ************************************************************/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
272#define CONFIG_SYS_DOC_SHORT_TIMEOUT
273#define CONFIG_SYS_DOC_SUPPORT_2000
274#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
wdenkc6097192002-11-03 00:24:07 +0000275
276/************************************************************
277 * DISK Partition support
278 ************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000279
280/************************************************************
wdenkc6097192002-11-03 00:24:07 +0000281 * Video support
282 ************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000283#define CONFIG_VIDEO_LOGO
wdenkc6097192002-11-03 00:24:07 +0000284#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
285
286/************************************************************
287 * USB support
288 ************************************************************/
289#define CONFIG_USB_UHCI
wdenkc6097192002-11-03 00:24:07 +0000290
291/* Enable needed helper functions */
wdenkc6097192002-11-03 00:24:07 +0000292
293/************************************************************
294 * Debug support
295 ************************************************************/
Jon Loeligeracf02692007-07-08 14:49:44 -0500296#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000297#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenkc6097192002-11-03 00:24:07 +0000298#endif
299
300/************************************************************
wdenka2663ea2003-12-07 18:32:37 +0000301 * support BZIP2 compression
302 ************************************************************/
303#define CONFIG_BZIP2 1
304
wdenkc6097192002-11-03 00:24:07 +0000305#endif /* __CONFIG_H */