blob: c2267bd86d44b4f76fc7cf955a70d3555c473ecf [file] [log] [blame]
wdenk43d96162003-03-06 00:02:04 +00001/*
2 * (C) Copyright 2000, 2001, 2002
3 * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de.
4 *
5 * Configuration for the Auerswald Innokom CPU board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * include/configs/innokom.h - configuration options, board specific
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33#define DEBUG 1
34
35/*
36 * If we are developing, we might want to start U-Boot from ram
37 * so we MUST NOT initialize critical regs like mem-timing ...
38 */
39#define CONFIG_INIT_CRITICAL /* undef for developing */
40
41/*
42 * High Level Configuration Options
43 * (easy to change)
44 */
45#define CONFIG_PXA250 1 /* This is an PXA250 CPU */
46#define CONFIG_INNOKOM 1 /* on an Auerswald Innokom board */
47
48#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
49 /* for timer/console/ethernet */
50/*
51 * Hardware drivers
52 */
53
54/*
55 * select serial console configuration
56 */
57#define CONFIG_FFUART 1 /* we use FFUART on CSB226 */
58
59/* allow to overwrite serial and ethaddr */
60#define CONFIG_ENV_OVERWRITE
61
62#define CONFIG_BAUDRATE 19200
wdenk06d01db2003-03-14 20:47:52 +000063#define CONFIG_MISC_INIT_R 1 /* we have a misc_init_r() function */
wdenk43d96162003-03-06 00:02:04 +000064
wdenk06d01db2003-03-14 20:47:52 +000065#define CONFIG_COMMANDS (CONFIG_CMD_DFL|CFG_CMD_I2C|CFG_CMD_EEPROM|CFG_CMD_NET|CFG_CMD_JFFS2|CFG_CMD_DHCP)
wdenk43d96162003-03-06 00:02:04 +000066/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
67#include <cmd_confdefs.h>
68
69#define CONFIG_BOOTDELAY 3
70/* #define CONFIG_BOOTARGS "root=/dev/nfs ip=bootp console=ttyS0,19200" */
71#define CONFIG_BOOTARGS "console=ttyS0,19200"
72#define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
73#define CONFIG_NETMASK 255.255.255.0
74#define CONFIG_IPADDR 192.168.1.56
75#define CONFIG_SERVERIP 192.168.1.2
76#define CONFIG_BOOTCOMMAND "bootm 0x40000"
77#define CONFIG_SHOW_BOOT_PROGRESS
78
79#define CONFIG_CMDLINE_TAG 1
80
81#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
82#define CONFIG_KGDB_BAUDRATE 19200 /* speed to run kgdb serial port */
83#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
84#endif
85
86/*
87 * Miscellaneous configurable options
88 */
89
90/*
91 * Size of malloc() pool; this lives below the uppermost 128 KiB which are
92 * used for the RAM copy of the uboot code
wdenk06d01db2003-03-14 20:47:52 +000093 *
wdenk43d96162003-03-06 00:02:04 +000094 */
wdenk06d01db2003-03-14 20:47:52 +000095#define CFG_MALLOC_LEN (256*1024)
wdenk43d96162003-03-06 00:02:04 +000096
97#define CFG_LONGHELP /* undef to save memory */
98#define CFG_PROMPT "uboot> " /* Monitor Command Prompt */
wdenk06d01db2003-03-14 20:47:52 +000099#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk43d96162003-03-06 00:02:04 +0000100#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
101#define CFG_MAXARGS 16 /* max number of command args */
102#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
103
104#define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
105#define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
106
107#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
108
wdenk06d01db2003-03-14 20:47:52 +0000109#define CFG_LOAD_ADDR 0xa3000000 /* load kernel to this address */
wdenk43d96162003-03-06 00:02:04 +0000110
111#define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
112 /* RS: the oscillator is actually 3680130?? */
113
114#define CFG_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
115 /* 0101000001 */
116 /* ^^^^^ Memory Speed 99.53 MHz */
117 /* ^^ Run Mode Speed = 2x Mem Speed */
118 /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */
119
120#define CFG_MONITOR_LEN 0x20000 /* 128 KiB */
121
122 /* valid baudrates */
123#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
124
125/*
126 * I2C bus
127 */
wdenk06d01db2003-03-14 20:47:52 +0000128#define CONFIG_HARD_I2C 1
129#define CFG_I2C_SPEED 50000
130#define CFG_I2C_SLAVE 0xfe
wdenk43d96162003-03-06 00:02:04 +0000131
132#define CFG_ENV_IS_IN_EEPROM 1
133
134#define CFG_ENV_OFFSET 0x00 /* environment starts here */
135#define CFG_ENV_SIZE 1024 /* 1 KiB */
136#define CFG_I2C_EEPROM_ADDR 0x50 /* A0 = 0 (hardwired) */
137#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */
wdenk06d01db2003-03-14 20:47:52 +0000138#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 15 /* between stop and start */
wdenk43d96162003-03-06 00:02:04 +0000139#define CFG_I2C_EEPROM_ADDR_LEN 2 /* length of address */
140#define CFG_EEPROM_SIZE 4096 /* size in bytes */
wdenk06d01db2003-03-14 20:47:52 +0000141#define CFG_I2C_INIT_BOARD 1 /* board has it's own init */
142
143/*
144 * SMSC91C111 Network Card
145 */
146#define CONFIG_DRIVER_SMC91111 1
147#define CONFIG_SMC91111_BASE 0x14000000 /* chip select 5 */
148#undef CONFIG_SMC_USE_32_BIT /* 16 bit bus access */
149#undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
150#undef CONFIG_SHOW_ACTIVITY
151#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
wdenk43d96162003-03-06 00:02:04 +0000152
153/*
154 * Stack sizes
155 *
156 * The stack sizes are set up in start.S using the settings below
157 */
158#define CONFIG_STACKSIZE (128*1024) /* regular stack */
159#ifdef CONFIG_USE_IRQ
160#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
161#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
162#endif
163
164/*
165 * Physical Memory Map
166 */
167#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
168#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
169#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
170
171#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
172#define PHYS_FLASH_SIZE 0x01000000 /* 16 MB */
173
174#define CFG_DRAM_BASE 0xa0000000 /* RAM starts here */
175#define CFG_DRAM_SIZE 0x04000000
176
177#define CFG_FLASH_BASE PHYS_FLASH_1
178
wdenk43d96162003-03-06 00:02:04 +0000179
wdenk06d01db2003-03-14 20:47:52 +0000180/*
181 * JFFS2 Partitions
182 */
183#define CFG_JFFS_CUSTOM_PART 1 /* see board/innokom/flash.c */
184#define CONFIG_MTD_INNOKOM_16MB 1 /* development flash */
185#undef CONFIG_MTD_INNOKOM_64MB /* production flash */
186
187
188/*
189 * GPIO settings; see BDI2000 config file for details
190 *
191 * GP15 == nCS1 is 1
wdenk43d96162003-03-06 00:02:04 +0000192 * GP24 == SFRM is 1
193 * GP25 == TXD is 1
194 * GP33 == nCS5 is 1
195 * GP39 == FFTXD is 1
196 * GP41 == RTS is 1
197 * GP47 == TXD is 1
198 * GP49 == nPWE is 1
199 * GP62 == LED_B is 1
200 * GP63 == TDM_OE is 1
201 * GP78 == nCS2 is 1
202 * GP79 == nCS3 is 1
203 * GP80 == nCS4 is 1
204 */
205#define CFG_GPSR0_VAL 0x03008000
206#define CFG_GPSR1_VAL 0xC0028282
207#define CFG_GPSR2_VAL 0x0001C000
208
209/* GP02 == DON_RST is 0
210 * GP23 == SCLK is 0
211 * GP45 == USB_ACT is 0
212 * GP60 == PLLEN is 0
213 * GP61 == LED_A is 0
214 * GP73 == SWUPD_LED is 0
215 */
216#define CFG_GPCR0_VAL 0x00800004
217#define CFG_GPCR1_VAL 0x30002000
218#define CFG_GPCR2_VAL 0x00000100
219
220/* GP00 == DON_READY is input
221 * GP01 == DON_OK is input
222 * GP02 == DON_RST is output
223 * GP03 == RESET_IND is input
224 * GP07 == RES11 is input
225 * GP09 == RES12 is input
226 * GP11 == SWUPDATE is input
227 * GP14 == nPOWEROK is input
228 * GP15 == nCS1 is output
229 * GP17 == RES22 is input
230 * GP18 == RDY is input
231 * GP23 == SCLK is output
232 * GP24 == SFRM is output
233 * GP25 == TXD is output
234 * GP26 == RXD is input
235 * GP32 == RES21 is input
236 * GP33 == nCS5 is output
237 * GP34 == FFRXD is input
238 * GP35 == CTS is input
239 * GP39 == FFTXD is output
240 * GP41 == RTS is output
241 * GP42 == USB_OK is input
242 * GP45 == USB_ACT is output
243 * GP46 == RXD is input
244 * GP47 == TXD is output
245 * GP49 == nPWE is output
246 * GP58 == nCPUBUSINT is input
247 * GP59 == LANINT is input
248 * GP60 == PLLEN is output
249 * GP61 == LED_A is output
250 * GP62 == LED_B is output
251 * GP63 == TDM_OE is output
252 * GP64 == nDSPINT is input
253 * GP65 == STRAP0 is input
254 * GP67 == STRAP1 is input
255 * GP69 == STRAP2 is input
256 * GP70 == STRAP3 is input
257 * GP71 == STRAP4 is input
258 * GP73 == SWUPD_LED is output
259 * GP78 == nCS2 is output
260 * GP79 == nCS3 is output
261 * GP80 == nCS4 is output
262 */
263#define CFG_GPDR0_VAL 0x03808004
264#define CFG_GPDR1_VAL 0xF002A282
265#define CFG_GPDR2_VAL 0x0001C200
266
267/* GP15 == nCS1 is AF10
268 * GP18 == RDY is AF01
269 * GP23 == SCLK is AF10
270 * GP24 == SFRM is AF10
271 * GP25 == TXD is AF10
272 * GP26 == RXD is AF01
273 * GP33 == nCS5 is AF10
274 * GP34 == FFRXD is AF01
275 * GP35 == CTS is AF01
276 * GP39 == FFTXD is AF10
277 * GP41 == RTS is AF10
278 * GP46 == RXD is AF10
279 * GP47 == TXD is AF01
280 * GP49 == nPWE is AF10
281 * GP78 == nCS2 is AF10
282 * GP79 == nCS3 is AF10
283 * GP80 == nCS4 is AF10
284 */
285#define CFG_GAFR0_L_VAL 0x80000000
286#define CFG_GAFR0_U_VAL 0x001A8010
287#define CFG_GAFR1_L_VAL 0x60088058
288#define CFG_GAFR1_U_VAL 0x00000008
289#define CFG_GAFR2_L_VAL 0xA0000000
290#define CFG_GAFR2_U_VAL 0x00000002
291
wdenk06d01db2003-03-14 20:47:52 +0000292
wdenk43d96162003-03-06 00:02:04 +0000293/* FIXME: set GPIO_RER/FER */
294
295/* RDH = 1
296 * PH = 1
297 * VFS = 1
298 * BFS = 1
299 * SSS = 1
300 */
301#define CFG_PSSR_VAL 0x37
302
303/*
304 * Memory settings
wdenk06d01db2003-03-14 20:47:52 +0000305 *
306 * This is the configuration for nCS0/1 -> flash banks
wdenk43d96162003-03-06 00:02:04 +0000307 * configuration for nCS1:
308 * [31] 0 - Slower Device
309 * [30:28] 010 - CS deselect to CS time: 2*(2*MemClk) = 40 ns
310 * [27:24] 0101 - Address to data valid in bursts: (5+1)*MemClk = 60 ns
311 * [23:20] 1011 - " for first access: (11+2)*MemClk = 130 ns
312 * [19] 1 - 16 Bit bus width
313 * [18:16] 000 - nonburst RAM or FLASH
314 * configuration for nCS0:
315 * [15] 0 - Slower Device
316 * [14:12] 010 - CS deselect to CS time: 2*(2*MemClk) = 40 ns
317 * [11:08] 0101 - Address to data valid in bursts: (5+1)*MemClk = 60 ns
318 * [07:04] 1011 - " for first access: (11+2)*MemClk = 130 ns
319 * [03] 1 - 16 Bit bus width
320 * [02:00] 000 - nonburst RAM or FLASH
321 */
322#define CFG_MSC0_VAL 0x25b825b8 /* flash banks */
323
324/* This is the configuration for nCS2/3 -> TDM-Switch, DSP
325 * configuration for nCS3: DSP
326 * [31] 0 - Slower Device
327 * [30:28] 001 - RRR3: CS deselect to CS time: 1*(2*MemClk) = 20 ns
328 * [27:24] 0010 - RDN3: Address to data valid in bursts: (2+1)*MemClk = 30 ns
329 * [23:20] 0011 - RDF3: Address for first access: (3+1)*MemClk = 40 ns
330 * [19] 1 - 16 Bit bus width
331 * [18:16] 100 - variable latency I/O
332 * configuration for nCS2: TDM-Switch
333 * [15] 0 - Slower Device
334 * [14:12] 101 - RRR2: CS deselect to CS time: 5*(2*MemClk) = 100 ns
335 * [11:08] 1001 - RDN2: Address to data valid in bursts: (9+1)*MemClk = 100 ns
336 * [07:04] 0011 - RDF2: Address for first access: (3+1)*MemClk = 40 ns
337 * [03] 1 - 16 Bit bus width
338 * [02:00] 100 - variable latency I/O
339 */
wdenk06d01db2003-03-14 20:47:52 +0000340#define CFG_MSC1_VAL 0x123C593C /* TDM switch, DSP */
wdenk43d96162003-03-06 00:02:04 +0000341
342/* This is the configuration for nCS4/5 -> ExtBus, LAN Controller
343 *
344 * configuration for nCS5: LAN Controller
345 * [31] 0 - Slower Device
346 * [30:28] 001 - RRR5: CS deselect to CS time: 1*(2*MemClk) = 20 ns
347 * [27:24] 0010 - RDN5: Address to data valid in bursts: (2+1)*MemClk = 30 ns
348 * [23:20] 0011 - RDF5: Address for first access: (3+1)*MemClk = 40 ns
349 * [19] 1 - 16 Bit bus width
350 * [18:16] 100 - variable latency I/O
351 * configuration for nCS4: ExtBus
352 * [15] 0 - Slower Device
353 * [14:12] 110 - RRR4: CS deselect to CS time: 6*(2*MemClk) = 120 ns
354 * [11:08] 1100 - RDN4: Address to data valid in bursts: (12+1)*MemClk = 130 ns
355 * [07:04] 1101 - RDF4: Address for first access: 13->(15+1)*MemClk = 160 ns
356 * [03] 1 - 16 Bit bus width
357 * [02:00] 100 - variable latency I/O
358 */
wdenk06d01db2003-03-14 20:47:52 +0000359#define CFG_MSC2_VAL 0x123C6CDC /* extra bus, LAN controller */
wdenk43d96162003-03-06 00:02:04 +0000360
361/* MDCNFG: SDRAM Configuration Register
362 *
363 * [31:29] 000 - reserved
364 * [28] 0 - no SA1111 compatiblity mode
365 * [27] 0 - latch return data with return clock
366 * [26] 0 - alternate addressing for pair 2/3
367 * [25:24] 00 - timings
368 * [23] 0 - internal banks in lower partition 2/3 (not used)
369 * [22:21] 00 - row address bits for partition 2/3 (not used)
370 * [20:19] 00 - column address bits for partition 2/3 (not used)
371 * [18] 0 - SDRAM partition 2/3 width is 32 bit
372 * [17] 0 - SDRAM partition 3 disabled
373 * [16] 0 - SDRAM partition 2 disabled
374 * [15:13] 000 - reserved
375 * [12] 1 - SA1111 compatiblity mode
376 * [11] 1 - latch return data with return clock
377 * [10] 0 - no alternate addressing for pair 0/1
wdenk06d01db2003-03-14 20:47:52 +0000378 * [09:08] 01 - tRP=2*MemClk CL=2 tRCD=2*MemClk tRAS=5*MemClk tRC=8*MemClk
wdenk43d96162003-03-06 00:02:04 +0000379 * [7] 1 - 4 internal banks in lower partition pair
380 * [06:05] 10 - 13 row address bits for partition 0/1
381 * [04:03] 01 - 9 column address bits for partition 0/1
382 * [02] 0 - SDRAM partition 0/1 width is 32 bit
383 * [01] 0 - disable SDRAM partition 1
384 * [00] 1 - enable SDRAM partition 0
wdenk43d96162003-03-06 00:02:04 +0000385 */
wdenk06d01db2003-03-14 20:47:52 +0000386/* use the configuration above but disable partition 0 */
wdenk43d96162003-03-06 00:02:04 +0000387#define CFG_MDCNFG_VAL 0x000019c8
388
389/* MDREFR: SDRAM Refresh Control Register
390 *
391 * [32:26] 0 - reserved
392 * [25] 0 - K2FREE: not free running
393 * [24] 0 - K1FREE: not free running
394 * [23] 0 - K0FREE: not free running
395 * [22] 0 - SLFRSH: self refresh disabled
396 * [21] 0 - reserved
397 * [20] 0 - APD: no auto power down
398 * [19] 0 - K2DB2: SDCLK2 is MemClk
399 * [18] 0 - K2RUN: disable SDCLK2
400 * [17] 0 - K1DB2: SDCLK1 is MemClk
401 * [16] 1 - K1RUN: enable SDCLK1
402 * [15] 1 - E1PIN: SDRAM clock enable
403 * [14] 1 - K0DB2: SDCLK0 is MemClk
404 * [13] 1 - K0RUN: disable SDCLK0
405 * [12] 1 - E0PIN: disable SDCKE0
406 * [11:00] 000000011000 - (64ms/8192)*MemClkFreq/32 = 24
407 */
408#define CFG_MDREFR_VAL 0x0001F018
409
410/* MDMRS: Mode Register Set Configuration Register
411 *
412 * [31] 0 - reserved
413 * [30:23] 00000000- MDMRS2: SDRAM2/3 MRS Value. (not used)
414 * [22:20] 000 - MDCL2: SDRAM2/3 Cas Latency. (not used)
415 * [19] 0 - MDADD2: SDRAM2/3 burst Type. Fixed to sequential. (not used)
416 * [18:16] 010 - MDBL2: SDRAM2/3 burst Length. Fixed to 4. (not used)
417 * [15] 0 - reserved
418 * [14:07] 00000000- MDMRS0: SDRAM0/1 MRS Value.
419 * [06:04] 010 - MDCL0: SDRAM0/1 Cas Latency.
420 * [03] 0 - MDADD0: SDRAM0/1 burst Type. Fixed to sequential.
421 * [02:00] 010 - MDBL0: SDRAM0/1 burst Length. Fixed to 4.
422 */
423#define CFG_MDMRS_VAL 0x00020022
424
425/*
426 * PCMCIA and CF Interfaces
427 */
428#define CFG_MECR_VAL 0x00000000
429#define CFG_MCMEM0_VAL 0x00000000
430#define CFG_MCMEM1_VAL 0x00000000
431#define CFG_MCATT0_VAL 0x00000000
432#define CFG_MCATT1_VAL 0x00000000
433#define CFG_MCIO0_VAL 0x00000000
434#define CFG_MCIO1_VAL 0x00000000
435
436/*
437#define CSB226_USER_LED0 0x00000008
438#define CSB226_USER_LED1 0x00000010
439#define CSB226_USER_LED2 0x00000020
440*/
441
442/*
443 * FLASH and environment organization
444 */
445#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
446#define CFG_MAX_FLASH_SECT 128 /* max number of sect. on one chip */
447
448/* timeout values are in ticks */
449#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
450#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
451
wdenk43d96162003-03-06 00:02:04 +0000452#endif /* __CONFIG_H */