blob: 0f67595903d14f5bd156476ce0fe423e9f961bb9 [file] [log] [blame]
Dirk Eibach2da0fc02011-01-21 09:31:21 +01001/*
2 * (C) Copyright 2010
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibach2da0fc02011-01-21 09:31:21 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* this is a PPC405 CPU */
Dirk Eibach2da0fc02011-01-21 09:31:21 +010012#define CONFIG_DLVISION_10G 1 /* on a DLVision-10G board */
13
14#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
16/*
17 * Include common defines/options for all AMCC eval boards
18 */
19#define CONFIG_HOSTNAME dlvsion-10g
Dirk Eibachcccd4f42014-07-03 09:28:20 +020020#define CONFIG_IDENT_STRING " dlvision-10g 0.06"
Dirk Eibach2da0fc02011-01-21 09:31:21 +010021#include "amcc-common.h"
22
Dirk Eibach6e9e6c32012-04-26 03:54:22 +000023#define CONFIG_BOARD_EARLY_INIT_F
24#define CONFIG_BOARD_EARLY_INIT_R
Dirk Eibachb19bf832012-04-26 03:54:23 +000025#define CONFIG_MISC_INIT_R
Dirk Eibach2da0fc02011-01-21 09:31:21 +010026#define CONFIG_LAST_STAGE_INIT
Dirk Eibachd9f923f2014-07-25 10:10:24 +020027#define CONFIG_SYS_GENERIC_BOARD
Dirk Eibach2da0fc02011-01-21 09:31:21 +010028
29#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
30
Dirk Eibach6cfa9ee2011-04-06 13:53:50 +020031#undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
Dirk Eibach6cfa9ee2011-04-06 13:53:50 +020032
Dirk Eibach2da0fc02011-01-21 09:31:21 +010033/*
34 * Configure PLL
35 */
36#define PLLMR0_DEFAULT PLLMR0_266_133_66
37#define PLLMR1_DEFAULT PLLMR1_266_133_66
38
39/* new uImage format support */
40#define CONFIG_FIT
41#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
Dirk Eibach9a4f4792014-07-03 09:28:26 +020042#define CONFIG_FIT_DISABLE_SHA256
Dirk Eibach2da0fc02011-01-21 09:31:21 +010043
44#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
45
46/*
47 * Default environment variables
48 */
49#define CONFIG_EXTRA_ENV_SETTINGS \
50 CONFIG_AMCC_DEF_ENV \
51 CONFIG_AMCC_DEF_ENV_POWERPC \
52 CONFIG_AMCC_DEF_ENV_NOR_UPD \
53 "kernel_addr=fc000000\0" \
54 "fdt_addr=fc1e0000\0" \
55 "ramdisk_addr=fc200000\0" \
56 ""
57
58#define CONFIG_PHY_ADDR 4 /* PHY address */
59#define CONFIG_HAS_ETH0
60#define CONFIG_HAS_ETH1
61#define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
62#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
63
64/*
65 * Commands additional to the ones defined in amcc-common.h
66 */
Dirk Eibachb19bf832012-04-26 03:54:23 +000067#define CONFIG_CMD_DTT
Dirk Eibach4fb9b412014-07-03 09:28:25 +020068#undef CONFIG_CMD_DHCP
69#undef CONFIG_CMD_DIAG
Dirk Eibach2da0fc02011-01-21 09:31:21 +010070#undef CONFIG_CMD_EEPROM
Dirk Eibach4fb9b412014-07-03 09:28:25 +020071#undef CONFIG_CMD_ELF
72#undef CONFIG_CMD_I2C
73#undef CONFIG_CMD_IRQ
74#undef CONFIG_CMD_NFS
Dirk Eibach2da0fc02011-01-21 09:31:21 +010075
76/*
77 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
78 */
79#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
80
81/* SDRAM timings used in datasheet */
82#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
83#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
84#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
85#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
86#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
87
88/*
89 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
90 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
91 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
92 * The Linux BASE_BAUD define should match this configuration.
93 * baseBaud = cpuClock/(uartDivisor*16)
94 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
95 * set Linux BASE_BAUD to 403200.
96 */
97#define CONFIG_CONS_INDEX 1 /* Use UART0 */
98#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
99#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
100#define CONFIG_SYS_BASE_BAUD 691200
101
102/*
103 * I2C stuff
104 */
Dirk Eibache3135362014-07-03 09:28:19 +0200105#define CONFIG_SYS_I2C_PPC4XX
106#define CONFIG_SYS_I2C_PPC4XX_CH0
Dirk Eibach880540d2013-04-25 02:40:01 +0000107#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Dirk Eibache3135362014-07-03 09:28:19 +0200108#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100109
Dirk Eibachb46226b2014-07-03 09:28:18 +0200110#define CONFIG_SYS_I2C_IHS
111#define CONFIG_SYS_I2C_IHS_CH0
112#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
113#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
114#define CONFIG_SYS_I2C_IHS_CH1
115#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
116#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
117
118#define CONFIG_SYS_SPD_BUS_NUM 2
119
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100120/* Temp sensor/hwmon/dtt */
Dirk Eibachb46226b2014-07-03 09:28:18 +0200121#define CONFIG_SYS_DTT_BUS_NUM 2
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100122#define CONFIG_DTT_LM63 1 /* National LM63 */
Dirk Eibach2ade7be2012-04-26 03:54:24 +0000123#define CONFIG_DTT_SENSORS { 0x4c, 0x4e, 0x18 } /* Sensor addresses */
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100124#define CONFIG_DTT_PWM_LOOKUPTABLE \
Dirk Eibach97ca7b32011-10-04 11:13:53 +0200125 { { 46, 10 }, { 48, 14 }, { 50, 19 }, { 52, 23 },\
126 { 54, 27 }, { 56, 31 }, { 58, 36 }, { 60, 40 } }
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100127#define CONFIG_DTT_TACH_LIMIT 0xa10
128
Dirk Eibache3135362014-07-03 09:28:19 +0200129#define CONFIG_SYS_ICS8N3QV01_I2C {0, 1}
Dirk Eibache3135362014-07-03 09:28:19 +0200130#define CONFIG_SYS_SIL1178_I2C {0, 1}
131
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100132/* EBC peripherals */
133
134#define CONFIG_SYS_FLASH_BASE 0xFC000000
135#define CONFIG_SYS_FPGA0_BASE 0x7f100000
136#define CONFIG_SYS_FPGA1_BASE 0x7f200000
137#define CONFIG_SYS_LATCH_BASE 0x7f300000
138
139#define CONFIG_SYS_FPGA_BASE(k) \
140 (k ? CONFIG_SYS_FPGA1_BASE : CONFIG_SYS_FPGA0_BASE)
141
142#define CONFIG_SYS_FPGA_DONE(k) \
143 (k ? 0x2000 : 0x1000)
144
145#define CONFIG_SYS_FPGA_COUNT 2
146
Dirk Eibachaba27ac2013-06-26 16:04:26 +0200147#define CONFIG_SYS_FPGA_PTR { \
148 (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, \
149 (struct ihs_fpga *)CONFIG_SYS_FPGA1_BASE }
150
151#define CONFIG_SYS_FPGA_COMMON
152
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100153#define CONFIG_SYS_LATCH0_RESET 0xffff
154#define CONFIG_SYS_LATCH0_BOOT 0xffff
Dirk Eibach3e24dd22013-08-09 10:52:54 +0200155#define CONFIG_SYS_LATCH1_RESET 0xffbf
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100156#define CONFIG_SYS_LATCH1_BOOT 0xffff
157
Dirk Eibach5cb41002011-04-06 13:53:46 +0200158#define CONFIG_SYS_FPGA_NO_RFL_HI
159
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100160/*
161 * FLASH organization
162 */
163#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
164#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
165
166#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
167
168#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
169#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
170
171#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
172#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
173
174#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100175
176#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
177#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
178
179#ifdef CONFIG_ENV_IS_IN_FLASH
180#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
181#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
182#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
183
184/* Address and size of Redundant Environment Sector */
185#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
186#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
187#endif
188
189/*
190 * PPC405 GPIO Configuration
191 */
192#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
193{ \
194/* GPIO Core 0 */ \
195{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
196{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
197{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
198{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
199{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
200{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
201{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
202{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
203{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
204{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
205{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
206{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
207{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
208{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
209{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
210{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
211{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
212{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
213{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
214{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
215{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
216{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
217{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
218{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
219{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
220{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
221{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
222{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
223{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
224{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
225{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
226{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
227} \
228}
229
230/*
231 * Definitions for initial stack pointer and data area (in data cache)
232 */
233/* use on chip memory (OCM) for temperary stack until sdram is tested */
234#define CONFIG_SYS_TEMP_STACK_OCM 1
235
236/* On Chip Memory location */
237#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
238#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
239#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
240#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area */
241
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100242#define CONFIG_SYS_GBL_DATA_OFFSET \
Masahiro Yamada627b73e2014-02-07 09:23:03 +0900243 (CONFIG_SYS_INIT_RAM_END - GENERATED_GBL_DATA_SIZE)
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100244#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
245
246/*
247 * External Bus Controller (EBC) Setup
248 */
249
250/* Memory Bank 0 (NOR-flash) */
251#define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_ENABLED | \
252 EBC_BXAP_FWT_ENCODE(8) | \
253 EBC_BXAP_BWT_ENCODE(7) | \
254 EBC_BXAP_BCE_DISABLE | \
255 EBC_BXAP_BCT_2TRANS | \
256 EBC_BXAP_CSN_ENCODE(0) | \
257 EBC_BXAP_OEN_ENCODE(2) | \
258 EBC_BXAP_WBN_ENCODE(2) | \
259 EBC_BXAP_WBF_ENCODE(2) | \
260 EBC_BXAP_TH_ENCODE(4) | \
261 EBC_BXAP_RE_DISABLED | \
262 EBC_BXAP_SOR_NONDELAYED | \
263 EBC_BXAP_BEM_WRITEONLY | \
264 EBC_BXAP_PEN_DISABLED)
265#define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
266 EBC_BXCR_BS_64MB | \
267 EBC_BXCR_BU_RW | \
268 EBC_BXCR_BW_16BIT)
269
270/* Memory Bank 1 (FPGA0) */
271#define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
272 EBC_BXAP_TWT_ENCODE(5) | \
273 EBC_BXAP_BCE_DISABLE | \
274 EBC_BXAP_BCT_2TRANS | \
275 EBC_BXAP_CSN_ENCODE(0) | \
276 EBC_BXAP_OEN_ENCODE(2) | \
277 EBC_BXAP_WBN_ENCODE(1) | \
278 EBC_BXAP_WBF_ENCODE(1) | \
279 EBC_BXAP_TH_ENCODE(0) | \
280 EBC_BXAP_RE_DISABLED | \
281 EBC_BXAP_SOR_NONDELAYED | \
282 EBC_BXAP_BEM_WRITEONLY | \
283 EBC_BXAP_PEN_DISABLED)
284#define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA0_BASE) | \
285 EBC_BXCR_BS_1MB | \
286 EBC_BXCR_BU_RW | \
287 EBC_BXCR_BW_16BIT)
288
289/* Memory Bank 2 (FPGA1) */
290#define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \
291 EBC_BXAP_TWT_ENCODE(6) | \
292 EBC_BXAP_BCE_DISABLE | \
293 EBC_BXAP_BCT_2TRANS | \
294 EBC_BXAP_CSN_ENCODE(0) | \
295 EBC_BXAP_OEN_ENCODE(2) | \
296 EBC_BXAP_WBN_ENCODE(1) | \
297 EBC_BXAP_WBF_ENCODE(1) | \
298 EBC_BXAP_TH_ENCODE(0) | \
299 EBC_BXAP_RE_DISABLED | \
300 EBC_BXAP_SOR_NONDELAYED | \
301 EBC_BXAP_BEM_WRITEONLY | \
302 EBC_BXAP_PEN_DISABLED)
303#define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA1_BASE) | \
304 EBC_BXCR_BS_1MB | \
305 EBC_BXCR_BU_RW | \
306 EBC_BXCR_BW_16BIT)
307
308/* Memory Bank 3 (Latches) */
309#define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_ENABLED | \
310 EBC_BXAP_FWT_ENCODE(8) | \
311 EBC_BXAP_BWT_ENCODE(4) | \
312 EBC_BXAP_BCE_DISABLE | \
313 EBC_BXAP_BCT_2TRANS | \
314 EBC_BXAP_CSN_ENCODE(0) | \
315 EBC_BXAP_OEN_ENCODE(1) | \
316 EBC_BXAP_WBN_ENCODE(1) | \
317 EBC_BXAP_WBF_ENCODE(1) | \
318 EBC_BXAP_TH_ENCODE(2) | \
319 EBC_BXAP_RE_DISABLED | \
320 EBC_BXAP_SOR_NONDELAYED | \
321 EBC_BXAP_BEM_WRITEONLY | \
322 EBC_BXAP_PEN_DISABLED)
323#define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_LATCH_BASE) | \
324 EBC_BXCR_BS_1MB | \
325 EBC_BXCR_BU_RW | \
326 EBC_BXCR_BW_16BIT)
327
328/*
329 * OSD Setup
330 */
Dirk Eibach7749c842011-04-06 13:53:48 +0200331#define CONFIG_SYS_MPC92469AC
Dirk Eibach2da0fc02011-01-21 09:31:21 +0100332#define CONFIG_SYS_OSD_SCREENS CONFIG_SYS_FPGA_COUNT
333
334#endif /* __CONFIG_H */