blob: b3268467dcc904e660bd5b09463704b6cbf247ea [file] [log] [blame]
Sukumar Ghoraide941242010-09-18 20:32:33 -07001/*
2 * (C) Copyright 2008
3 * Texas Instruments, <www.ti.com>
4 * Sukumar Ghorai <s-ghorai@ti.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation's version 2 of
12 * the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <config.h>
26#include <common.h>
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020027#include <malloc.h>
Sukumar Ghoraide941242010-09-18 20:32:33 -070028#include <mmc.h>
29#include <part.h>
30#include <i2c.h>
31#include <twl4030.h>
Balaji T K14fa2dd2011-09-08 06:34:57 +000032#include <twl6030.h>
Nishanth Menoncb199102013-03-26 05:20:54 +000033#include <palmas.h>
Sukumar Ghoraide941242010-09-18 20:32:33 -070034#include <asm/io.h>
35#include <asm/arch/mmc_host_def.h>
Roger Quadros3b689392015-09-19 16:26:53 +053036#if !defined(CONFIG_SOC_KEYSTONE)
37#include <asm/gpio.h>
Dirk Behme96e0e7b2011-05-15 09:04:47 +000038#include <asm/arch/sys_proto.h>
Roger Quadros3b689392015-09-19 16:26:53 +053039#endif
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +053040#include <dm.h>
41
42DECLARE_GLOBAL_DATA_PTR;
Sukumar Ghoraide941242010-09-18 20:32:33 -070043
Pantelis Antoniouab769f22014-02-26 19:28:45 +020044/* simplify defines to OMAP_HSMMC_USE_GPIO */
45#if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
46 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
47#define OMAP_HSMMC_USE_GPIO
48#else
49#undef OMAP_HSMMC_USE_GPIO
50#endif
51
Grazvydas Ignotas25c719e2012-03-19 12:12:06 +000052/* common definitions for all OMAPs */
53#define SYSCTL_SRC (1 << 25)
54#define SYSCTL_SRD (1 << 26)
55
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +000056struct omap_hsmmc_data {
57 struct hsmmc *base_addr;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +020058 struct mmc_config cfg;
Pantelis Antoniouab769f22014-02-26 19:28:45 +020059#ifdef OMAP_HSMMC_USE_GPIO
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +053060#ifdef CONFIG_DM_MMC
61 struct gpio_desc cd_gpio; /* Change Detect GPIO */
62 struct gpio_desc wp_gpio; /* Write Protect GPIO */
63 bool cd_inverted;
64#else
Nikita Kiryanove874d5b2012-12-03 02:19:44 +000065 int cd_gpio;
Nikita Kiryanove3913f52012-12-03 02:19:47 +000066 int wp_gpio;
Pantelis Antoniouab769f22014-02-26 19:28:45 +020067#endif
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +053068#endif
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +000069};
70
Nishanth Menoneb9a28f2010-11-19 11:18:12 -050071/* If we fail after 1 second wait, something is really bad */
72#define MAX_RETRY_MS 1000
73
Sricharan933efe62011-11-15 09:49:53 -050074static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
75static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
76 unsigned int siz);
Balaji T K14fa2dd2011-09-08 06:34:57 +000077
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +053078#if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC)
Nikita Kiryanove874d5b2012-12-03 02:19:44 +000079static int omap_mmc_setup_gpio_in(int gpio, const char *label)
80{
Simon Glass5915a2a2014-10-22 21:37:09 -060081 int ret;
82
83#ifndef CONFIG_DM_GPIO
Nikita Kiryanove874d5b2012-12-03 02:19:44 +000084 if (!gpio_is_valid(gpio))
85 return -1;
Simon Glass5915a2a2014-10-22 21:37:09 -060086#endif
87 ret = gpio_request(gpio, label);
88 if (ret)
89 return ret;
Nikita Kiryanove874d5b2012-12-03 02:19:44 +000090
Simon Glass5915a2a2014-10-22 21:37:09 -060091 ret = gpio_direction_input(gpio);
92 if (ret)
93 return ret;
Nikita Kiryanove874d5b2012-12-03 02:19:44 +000094
95 return gpio;
96}
Nikita Kiryanove874d5b2012-12-03 02:19:44 +000097#endif
98
Jeroen Hofstee750121c2014-07-12 21:24:08 +020099static unsigned char mmc_board_init(struct mmc *mmc)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700100{
Sukumar Ghoraide941242010-09-18 20:32:33 -0700101#if defined(CONFIG_OMAP34XX)
102 t2_t *t2_base = (t2_t *)T2_BASE;
103 struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
Grazvydas Ignotasb1e725f2012-03-19 03:50:53 +0000104 u32 pbias_lite;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700105
Grazvydas Ignotasb1e725f2012-03-19 03:50:53 +0000106 pbias_lite = readl(&t2_base->pbias_lite);
107 pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
Albert ARIBAUD \(3ADEV\)5bfdd1f2015-01-16 09:09:50 +0100108#ifdef CONFIG_TARGET_OMAP3_CAIRO
109 /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
110 pbias_lite &= ~PBIASLITEVMODE0;
111#endif
Grazvydas Ignotasb1e725f2012-03-19 03:50:53 +0000112 writel(pbias_lite, &t2_base->pbias_lite);
Paul Kocialkowskiaac54502014-11-08 20:55:47 +0100113
Grazvydas Ignotasb1e725f2012-03-19 03:50:53 +0000114 writel(pbias_lite | PBIASLITEPWRDNZ1 |
Sukumar Ghoraide941242010-09-18 20:32:33 -0700115 PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
116 &t2_base->pbias_lite);
117
118 writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
119 &t2_base->devconf0);
120
121 writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
122 &t2_base->devconf1);
123
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000124 /* Change from default of 52MHz to 26MHz if necessary */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200125 if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz))
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000126 writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
127 &t2_base->ctl_prog_io1);
128
Sukumar Ghoraide941242010-09-18 20:32:33 -0700129 writel(readl(&prcm_base->fclken1_core) |
130 EN_MMC1 | EN_MMC2 | EN_MMC3,
131 &prcm_base->fclken1_core);
132
133 writel(readl(&prcm_base->iclken1_core) |
134 EN_MMC1 | EN_MMC2 | EN_MMC3,
135 &prcm_base->iclken1_core);
136#endif
137
Lokesh Vutlab4b06002016-11-23 13:25:28 +0530138#if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
Balaji T K14fa2dd2011-09-08 06:34:57 +0000139 /* PBIAS config needed for MMC1 only */
Simon Glassbcce53d2016-02-29 15:25:51 -0700140 if (mmc->block_dev.devnum == 0)
Lokesh Vutlab4b06002016-11-23 13:25:28 +0530141 vmmc_pbias_config(LDO_VOLT_3V0);
Balaji T Kdd23e592012-03-12 02:25:49 +0000142#endif
Sukumar Ghoraide941242010-09-18 20:32:33 -0700143
144 return 0;
145}
146
Sricharan933efe62011-11-15 09:49:53 -0500147void mmc_init_stream(struct hsmmc *mmc_base)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700148{
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500149 ulong start;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700150
151 writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
152
153 writel(MMC_CMD0, &mmc_base->cmd);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500154 start = get_timer(0);
155 while (!(readl(&mmc_base->stat) & CC_MASK)) {
156 if (get_timer(0) - start > MAX_RETRY_MS) {
157 printf("%s: timedout waiting for cc!\n", __func__);
158 return;
159 }
160 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700161 writel(CC_MASK, &mmc_base->stat)
162 ;
163 writel(MMC_CMD0, &mmc_base->cmd)
164 ;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500165 start = get_timer(0);
166 while (!(readl(&mmc_base->stat) & CC_MASK)) {
167 if (get_timer(0) - start > MAX_RETRY_MS) {
168 printf("%s: timedout waiting for cc2!\n", __func__);
169 return;
170 }
171 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700172 writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
173}
174
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200175static int omap_hsmmc_init_setup(struct mmc *mmc)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700176{
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000177 struct hsmmc *mmc_base;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700178 unsigned int reg_val;
179 unsigned int dsor;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500180 ulong start;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700181
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000182 mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
Balaji T K14fa2dd2011-09-08 06:34:57 +0000183 mmc_board_init(mmc);
Sukumar Ghoraide941242010-09-18 20:32:33 -0700184
185 writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
186 &mmc_base->sysconfig);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500187 start = get_timer(0);
188 while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
189 if (get_timer(0) - start > MAX_RETRY_MS) {
190 printf("%s: timedout waiting for cc2!\n", __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900191 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500192 }
193 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700194 writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500195 start = get_timer(0);
196 while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
197 if (get_timer(0) - start > MAX_RETRY_MS) {
198 printf("%s: timedout waiting for softresetall!\n",
199 __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900200 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500201 }
202 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700203 writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
204 writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
205 &mmc_base->capa);
206
207 reg_val = readl(&mmc_base->con) & RESERVED_MASK;
208
209 writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
210 MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
211 HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
212
213 dsor = 240;
214 mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
215 (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
216 mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
217 (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500218 start = get_timer(0);
219 while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
220 if (get_timer(0) - start > MAX_RETRY_MS) {
221 printf("%s: timedout waiting for ics!\n", __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900222 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500223 }
224 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700225 writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
226
227 writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
228
229 writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
230 IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
231 &mmc_base->ie);
232
233 mmc_init_stream(mmc_base);
234
235 return 0;
236}
237
Grazvydas Ignotas25c719e2012-03-19 12:12:06 +0000238/*
239 * MMC controller internal finite state machine reset
240 *
241 * Used to reset command or data internal state machines, using respectively
242 * SRC or SRD bit of SYSCTL register
243 */
244static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
245{
246 ulong start;
247
248 mmc_reg_out(&mmc_base->sysctl, bit, bit);
249
Oleksandr Tyshchenko61a6cc22013-08-06 13:44:16 +0300250 /*
251 * CMD(DAT) lines reset procedures are slightly different
252 * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
253 * According to OMAP3 TRM:
254 * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
255 * returns to 0x0.
256 * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
257 * procedure steps must be as follows:
258 * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
259 * MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
260 * 2. Poll the SRC(SRD) bit until it is set to 0x1.
261 * 3. Wait until the SRC (SRD) bit returns to 0x0
262 * (reset procedure is completed).
263 */
264#if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
Nikita Kiryanovdce55b92015-07-30 23:56:20 +0300265 defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
Oleksandr Tyshchenko61a6cc22013-08-06 13:44:16 +0300266 if (!(readl(&mmc_base->sysctl) & bit)) {
267 start = get_timer(0);
268 while (!(readl(&mmc_base->sysctl) & bit)) {
269 if (get_timer(0) - start > MAX_RETRY_MS)
270 return;
271 }
272 }
273#endif
Grazvydas Ignotas25c719e2012-03-19 12:12:06 +0000274 start = get_timer(0);
275 while ((readl(&mmc_base->sysctl) & bit) != 0) {
276 if (get_timer(0) - start > MAX_RETRY_MS) {
277 printf("%s: timedout waiting for sysctl %x to clear\n",
278 __func__, bit);
279 return;
280 }
281 }
282}
Sukumar Ghoraide941242010-09-18 20:32:33 -0700283
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200284static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
Sukumar Ghoraide941242010-09-18 20:32:33 -0700285 struct mmc_data *data)
286{
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000287 struct hsmmc *mmc_base;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700288 unsigned int flags, mmc_stat;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500289 ulong start;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700290
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000291 mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500292 start = get_timer(0);
Tom Rinia7778f82012-01-30 11:22:25 +0000293 while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500294 if (get_timer(0) - start > MAX_RETRY_MS) {
Tom Rinia7778f82012-01-30 11:22:25 +0000295 printf("%s: timedout waiting on cmd inhibit to clear\n",
296 __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900297 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500298 }
299 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700300 writel(0xFFFFFFFF, &mmc_base->stat);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500301 start = get_timer(0);
302 while (readl(&mmc_base->stat)) {
303 if (get_timer(0) - start > MAX_RETRY_MS) {
Grazvydas Ignotas15ceb1d2012-03-19 12:11:43 +0000304 printf("%s: timedout waiting for STAT (%x) to clear\n",
305 __func__, readl(&mmc_base->stat));
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900306 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500307 }
308 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700309 /*
310 * CMDREG
311 * CMDIDX[13:8] : Command index
312 * DATAPRNT[5] : Data Present Select
313 * ENCMDIDX[4] : Command Index Check Enable
314 * ENCMDCRC[3] : Command CRC Check Enable
315 * RSPTYP[1:0]
316 * 00 = No Response
317 * 01 = Length 136
318 * 10 = Length 48
319 * 11 = Length 48 Check busy after response
320 */
321 /* Delay added before checking the status of frq change
322 * retry not supported by mmc.c(core file)
323 */
324 if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
325 udelay(50000); /* wait 50 ms */
326
327 if (!(cmd->resp_type & MMC_RSP_PRESENT))
328 flags = 0;
329 else if (cmd->resp_type & MMC_RSP_136)
330 flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
331 else if (cmd->resp_type & MMC_RSP_BUSY)
332 flags = RSP_TYPE_LGHT48B;
333 else
334 flags = RSP_TYPE_LGHT48;
335
336 /* enable default flags */
337 flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
338 MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
339
340 if (cmd->resp_type & MMC_RSP_CRC)
341 flags |= CCCE_CHECK;
342 if (cmd->resp_type & MMC_RSP_OPCODE)
343 flags |= CICE_CHECK;
344
345 if (data) {
346 if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
347 (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
348 flags |= (MSBS_MULTIBLK | BCE_ENABLE);
349 data->blocksize = 512;
350 writel(data->blocksize | (data->blocks << 16),
351 &mmc_base->blk);
352 } else
353 writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
354
355 if (data->flags & MMC_DATA_READ)
356 flags |= (DP_DATA | DDIR_READ);
357 else
358 flags |= (DP_DATA | DDIR_WRITE);
359 }
360
361 writel(cmd->cmdarg, &mmc_base->arg);
Lubomir Popov152ba362013-08-14 18:59:18 +0300362 udelay(20); /* To fix "No status update" error on eMMC */
Sukumar Ghoraide941242010-09-18 20:32:33 -0700363 writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
364
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500365 start = get_timer(0);
Sukumar Ghoraide941242010-09-18 20:32:33 -0700366 do {
367 mmc_stat = readl(&mmc_base->stat);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500368 if (get_timer(0) - start > MAX_RETRY_MS) {
369 printf("%s : timeout: No status update\n", __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900370 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500371 }
372 } while (!mmc_stat);
Sukumar Ghoraide941242010-09-18 20:32:33 -0700373
Grazvydas Ignotas25c719e2012-03-19 12:12:06 +0000374 if ((mmc_stat & IE_CTO) != 0) {
375 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900376 return -ETIMEDOUT;
Grazvydas Ignotas25c719e2012-03-19 12:12:06 +0000377 } else if ((mmc_stat & ERRI_MASK) != 0)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700378 return -1;
379
380 if (mmc_stat & CC_MASK) {
381 writel(CC_MASK, &mmc_base->stat);
382 if (cmd->resp_type & MMC_RSP_PRESENT) {
383 if (cmd->resp_type & MMC_RSP_136) {
384 /* response type 2 */
385 cmd->response[3] = readl(&mmc_base->rsp10);
386 cmd->response[2] = readl(&mmc_base->rsp32);
387 cmd->response[1] = readl(&mmc_base->rsp54);
388 cmd->response[0] = readl(&mmc_base->rsp76);
389 } else
390 /* response types 1, 1b, 3, 4, 5, 6 */
391 cmd->response[0] = readl(&mmc_base->rsp10);
392 }
393 }
394
395 if (data && (data->flags & MMC_DATA_READ)) {
396 mmc_read_data(mmc_base, data->dest,
397 data->blocksize * data->blocks);
398 } else if (data && (data->flags & MMC_DATA_WRITE)) {
399 mmc_write_data(mmc_base, data->src,
400 data->blocksize * data->blocks);
401 }
402 return 0;
403}
404
Sricharan933efe62011-11-15 09:49:53 -0500405static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700406{
407 unsigned int *output_buf = (unsigned int *)buf;
408 unsigned int mmc_stat;
409 unsigned int count;
410
411 /*
412 * Start Polled Read
413 */
414 count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
415 count /= 4;
416
417 while (size) {
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500418 ulong start = get_timer(0);
Sukumar Ghoraide941242010-09-18 20:32:33 -0700419 do {
420 mmc_stat = readl(&mmc_base->stat);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500421 if (get_timer(0) - start > MAX_RETRY_MS) {
422 printf("%s: timedout waiting for status!\n",
423 __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900424 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500425 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700426 } while (mmc_stat == 0);
427
Grazvydas Ignotas25c719e2012-03-19 12:12:06 +0000428 if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
429 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
430
Sukumar Ghoraide941242010-09-18 20:32:33 -0700431 if ((mmc_stat & ERRI_MASK) != 0)
432 return 1;
433
434 if (mmc_stat & BRR_MASK) {
435 unsigned int k;
436
437 writel(readl(&mmc_base->stat) | BRR_MASK,
438 &mmc_base->stat);
439 for (k = 0; k < count; k++) {
440 *output_buf = readl(&mmc_base->data);
441 output_buf++;
442 }
443 size -= (count*4);
444 }
445
446 if (mmc_stat & BWR_MASK)
447 writel(readl(&mmc_base->stat) | BWR_MASK,
448 &mmc_base->stat);
449
450 if (mmc_stat & TC_MASK) {
451 writel(readl(&mmc_base->stat) | TC_MASK,
452 &mmc_base->stat);
453 break;
454 }
455 }
456 return 0;
457}
458
Sricharan933efe62011-11-15 09:49:53 -0500459static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
460 unsigned int size)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700461{
462 unsigned int *input_buf = (unsigned int *)buf;
463 unsigned int mmc_stat;
464 unsigned int count;
465
466 /*
Lubomir Popov152ba362013-08-14 18:59:18 +0300467 * Start Polled Write
Sukumar Ghoraide941242010-09-18 20:32:33 -0700468 */
469 count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
470 count /= 4;
471
472 while (size) {
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500473 ulong start = get_timer(0);
Sukumar Ghoraide941242010-09-18 20:32:33 -0700474 do {
475 mmc_stat = readl(&mmc_base->stat);
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500476 if (get_timer(0) - start > MAX_RETRY_MS) {
477 printf("%s: timedout waiting for status!\n",
478 __func__);
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900479 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500480 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700481 } while (mmc_stat == 0);
482
Grazvydas Ignotas25c719e2012-03-19 12:12:06 +0000483 if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
484 mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);
485
Sukumar Ghoraide941242010-09-18 20:32:33 -0700486 if ((mmc_stat & ERRI_MASK) != 0)
487 return 1;
488
489 if (mmc_stat & BWR_MASK) {
490 unsigned int k;
491
492 writel(readl(&mmc_base->stat) | BWR_MASK,
493 &mmc_base->stat);
494 for (k = 0; k < count; k++) {
495 writel(*input_buf, &mmc_base->data);
496 input_buf++;
497 }
498 size -= (count*4);
499 }
500
501 if (mmc_stat & BRR_MASK)
502 writel(readl(&mmc_base->stat) | BRR_MASK,
503 &mmc_base->stat);
504
505 if (mmc_stat & TC_MASK) {
506 writel(readl(&mmc_base->stat) | TC_MASK,
507 &mmc_base->stat);
508 break;
509 }
510 }
511 return 0;
512}
513
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900514static int omap_hsmmc_set_ios(struct mmc *mmc)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700515{
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000516 struct hsmmc *mmc_base;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700517 unsigned int dsor = 0;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500518 ulong start;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700519
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000520 mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700521 /* configue bus width */
522 switch (mmc->bus_width) {
523 case 8:
524 writel(readl(&mmc_base->con) | DTW_8_BITMODE,
525 &mmc_base->con);
526 break;
527
528 case 4:
529 writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
530 &mmc_base->con);
531 writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
532 &mmc_base->hctl);
533 break;
534
535 case 1:
536 default:
537 writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
538 &mmc_base->con);
539 writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
540 &mmc_base->hctl);
541 break;
542 }
543
544 /* configure clock with 96Mhz system clock.
545 */
546 if (mmc->clock != 0) {
547 dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
548 if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
549 dsor++;
550 }
551
552 mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
553 (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
554
555 mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
556 (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
557
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500558 start = get_timer(0);
559 while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
560 if (get_timer(0) - start > MAX_RETRY_MS) {
561 printf("%s: timedout waiting for ics!\n", __func__);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900562 return -ETIMEDOUT;
Nishanth Menoneb9a28f2010-11-19 11:18:12 -0500563 }
564 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700565 writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900566
567 return 0;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700568}
569
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200570#ifdef OMAP_HSMMC_USE_GPIO
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530571#ifdef CONFIG_DM_MMC
572static int omap_hsmmc_getcd(struct mmc *mmc)
573{
574 struct omap_hsmmc_data *priv = mmc->priv;
575 int value;
576
577 value = dm_gpio_get_value(&priv->cd_gpio);
578 /* if no CD return as 1 */
579 if (value < 0)
580 return 1;
581
582 if (priv->cd_inverted)
583 return !value;
584 return value;
585}
586
587static int omap_hsmmc_getwp(struct mmc *mmc)
588{
589 struct omap_hsmmc_data *priv = mmc->priv;
590 int value;
591
592 value = dm_gpio_get_value(&priv->wp_gpio);
593 /* if no WP return as 0 */
594 if (value < 0)
595 return 0;
596 return value;
597}
598#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200599static int omap_hsmmc_getcd(struct mmc *mmc)
600{
601 struct omap_hsmmc_data *priv_data = mmc->priv;
602 int cd_gpio;
603
604 /* if no CD return as 1 */
605 cd_gpio = priv_data->cd_gpio;
606 if (cd_gpio < 0)
607 return 1;
608
Igor Grinberg0b03a932014-11-03 11:32:23 +0200609 /* NOTE: assumes card detect signal is active-low */
610 return !gpio_get_value(cd_gpio);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200611}
612
613static int omap_hsmmc_getwp(struct mmc *mmc)
614{
615 struct omap_hsmmc_data *priv_data = mmc->priv;
616 int wp_gpio;
617
618 /* if no WP return as 0 */
619 wp_gpio = priv_data->wp_gpio;
620 if (wp_gpio < 0)
621 return 0;
622
Igor Grinberg0b03a932014-11-03 11:32:23 +0200623 /* NOTE: assumes write protect signal is active-high */
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200624 return gpio_get_value(wp_gpio);
625}
626#endif
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530627#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200628
629static const struct mmc_ops omap_hsmmc_ops = {
630 .send_cmd = omap_hsmmc_send_cmd,
631 .set_ios = omap_hsmmc_set_ios,
632 .init = omap_hsmmc_init_setup,
633#ifdef OMAP_HSMMC_USE_GPIO
634 .getcd = omap_hsmmc_getcd,
635 .getwp = omap_hsmmc_getwp,
636#endif
637};
638
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530639#ifndef CONFIG_DM_MMC
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000640int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
641 int wp_gpio)
Sukumar Ghoraide941242010-09-18 20:32:33 -0700642{
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200643 struct mmc *mmc;
644 struct omap_hsmmc_data *priv_data;
645 struct mmc_config *cfg;
646 uint host_caps_val;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700647
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200648 priv_data = malloc(sizeof(*priv_data));
649 if (priv_data == NULL)
650 return -1;
651
Rob Herring5a203972015-03-23 17:56:59 -0500652 host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700653
654 switch (dev_index) {
655 case 0:
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000656 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700657 break;
Tom Rini1037d582011-10-12 06:20:50 +0000658#ifdef OMAP_HSMMC2_BASE
Sukumar Ghoraide941242010-09-18 20:32:33 -0700659 case 1:
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000660 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
Lubomir Popov152ba362013-08-14 18:59:18 +0300661#if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
Nishanth Menon3891a542016-11-29 15:22:00 +0530662 defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
Roger Quadros3b689392015-09-19 16:26:53 +0530663 defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
664 defined(CONFIG_HSMMC2_8BIT)
Lubomir Popov152ba362013-08-14 18:59:18 +0300665 /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
666 host_caps_val |= MMC_MODE_8BIT;
667#endif
Sukumar Ghoraide941242010-09-18 20:32:33 -0700668 break;
Tom Rini1037d582011-10-12 06:20:50 +0000669#endif
670#ifdef OMAP_HSMMC3_BASE
Sukumar Ghoraide941242010-09-18 20:32:33 -0700671 case 2:
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000672 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
Nishanth Menon3891a542016-11-29 15:22:00 +0530673#if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
Lubomir Popov152ba362013-08-14 18:59:18 +0300674 /* Enable 8-bit interface for eMMC on DRA7XX */
675 host_caps_val |= MMC_MODE_8BIT;
676#endif
Sukumar Ghoraide941242010-09-18 20:32:33 -0700677 break;
Tom Rini1037d582011-10-12 06:20:50 +0000678#endif
Sukumar Ghoraide941242010-09-18 20:32:33 -0700679 default:
Nikita Kiryanovcc22b0c2012-12-03 02:19:43 +0000680 priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700681 return 1;
682 }
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200683#ifdef OMAP_HSMMC_USE_GPIO
684 /* on error gpio values are set to -1, which is what we want */
Nikita Kiryanove874d5b2012-12-03 02:19:44 +0000685 priv_data->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000686 priv_data->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200687#endif
Peter Korsgaard173ddc52013-03-21 04:00:04 +0000688
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200689 cfg = &priv_data->cfg;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700690
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200691 cfg->name = "OMAP SD/MMC";
692 cfg->ops = &omap_hsmmc_ops;
693
694 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
695 cfg->host_caps = host_caps_val & ~host_caps_mask;
696
697 cfg->f_min = 400000;
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000698
699 if (f_max != 0)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200700 cfg->f_max = f_max;
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000701 else {
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200702 if (cfg->host_caps & MMC_MODE_HS) {
703 if (cfg->host_caps & MMC_MODE_HS_52MHz)
704 cfg->f_max = 52000000;
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000705 else
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200706 cfg->f_max = 26000000;
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000707 } else
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200708 cfg->f_max = 20000000;
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000709 }
Sukumar Ghoraide941242010-09-18 20:32:33 -0700710
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200711 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
John Rigby8feafcc2011-04-18 05:50:08 +0000712
John Rigby4ca92442011-04-19 05:48:14 +0000713#if defined(CONFIG_OMAP34XX)
714 /*
715 * Silicon revs 2.1 and older do not support multiblock transfers.
716 */
717 if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200718 cfg->b_max = 1;
John Rigby4ca92442011-04-19 05:48:14 +0000719#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200720 mmc = mmc_create(cfg, priv_data);
721 if (mmc == NULL)
722 return -1;
Sukumar Ghoraide941242010-09-18 20:32:33 -0700723
724 return 0;
725}
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530726#else
727static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
728{
729 struct omap_hsmmc_data *priv = dev_get_priv(dev);
730 const void *fdt = gd->fdt_blob;
731 int node = dev->of_offset;
732 struct mmc_config *cfg;
733 int val;
734
Mugunthan V N4bc5e192016-04-04 15:22:49 +0530735 priv->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *),
736 MAP_NOCACHE);
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530737 cfg = &priv->cfg;
738
739 cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
740 val = fdtdec_get_int(fdt, node, "bus-width", -1);
741 if (val < 0) {
742 printf("error: bus-width property missing\n");
743 return -ENOENT;
744 }
745
746 switch (val) {
747 case 0x8:
748 cfg->host_caps |= MMC_MODE_8BIT;
749 case 0x4:
750 cfg->host_caps |= MMC_MODE_4BIT;
751 break;
752 default:
753 printf("error: invalid bus-width property\n");
754 return -ENOENT;
755 }
756
757 cfg->f_min = 400000;
758 cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
759 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
760 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
761
Sekhar Nori4de2de52016-08-10 19:24:03 +0530762#ifdef OMAP_HSMMC_USE_GPIO
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530763 priv->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
Sekhar Nori4de2de52016-08-10 19:24:03 +0530764#endif
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530765
766 return 0;
767}
768
769static int omap_hsmmc_probe(struct udevice *dev)
770{
771 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
772 struct omap_hsmmc_data *priv = dev_get_priv(dev);
773 struct mmc_config *cfg;
774 struct mmc *mmc;
775
776 cfg = &priv->cfg;
777 cfg->name = "OMAP SD/MMC";
778 cfg->ops = &omap_hsmmc_ops;
779
780 mmc = mmc_create(cfg, priv);
781 if (mmc == NULL)
782 return -1;
783
Mugunthan V N5cc6a242016-04-04 17:28:01 +0530784#ifdef OMAP_HSMMC_USE_GPIO
785 gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
786 gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
787#endif
788
Simon Glasscffe5d82016-05-01 13:52:34 -0600789 mmc->dev = dev;
Mugunthan V Na9d6a7e2015-09-28 12:56:30 +0530790 upriv->mmc = mmc;
791
792 return 0;
793}
794
795static const struct udevice_id omap_hsmmc_ids[] = {
796 { .compatible = "ti,omap3-hsmmc" },
797 { .compatible = "ti,omap4-hsmmc" },
798 { .compatible = "ti,am33xx-hsmmc" },
799 { }
800};
801
802U_BOOT_DRIVER(omap_hsmmc) = {
803 .name = "omap_hsmmc",
804 .id = UCLASS_MMC,
805 .of_match = omap_hsmmc_ids,
806 .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
807 .probe = omap_hsmmc_probe,
808 .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
809};
810#endif