blob: 25a8fe3480637844a28b11aa20a60aa01fbc552c [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleming50586ef2008-10-30 16:47:16 -05002/*
Jerry Huangd621da02011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Yangbo Lu66fa0352019-05-23 11:05:46 +08004 * Copyright 2019 NXP Semiconductors
Andy Fleming50586ef2008-10-30 16:47:16 -05005 * Andy Fleming
6 *
7 * Based vaguely on the pxa mmc code:
8 * (C) Copyright 2003
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleming50586ef2008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Peng Fan3cb14502018-10-18 14:28:35 +020015#include <clk.h>
Jaehoon Chung915ffa52016-07-19 16:33:36 +090016#include <errno.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040017#include <hwconfig.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050018#include <mmc.h>
19#include <part.h>
20#include <malloc.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovb33433a2009-06-10 00:25:29 +040022#include <fdt_support.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050023#include <asm/io.h>
Peng Fan96f04072016-03-25 14:16:56 +080024#include <dm.h>
Andy Fleming50586ef2008-10-30 16:47:16 -050025
Andy Fleming50586ef2008-10-30 16:47:16 -050026DECLARE_GLOBAL_DATA_PTR;
27
28struct fsl_esdhc {
Haijun.Zhang511948b2013-10-30 11:37:55 +080029 uint dsaddr; /* SDMA system address register */
30 uint blkattr; /* Block attributes register */
31 uint cmdarg; /* Command argument register */
32 uint xfertyp; /* Transfer type register */
33 uint cmdrsp0; /* Command response 0 register */
34 uint cmdrsp1; /* Command response 1 register */
35 uint cmdrsp2; /* Command response 2 register */
36 uint cmdrsp3; /* Command response 3 register */
37 uint datport; /* Buffer data port register */
38 uint prsstat; /* Present state register */
39 uint proctl; /* Protocol control register */
40 uint sysctl; /* System Control Register */
41 uint irqstat; /* Interrupt status register */
42 uint irqstaten; /* Interrupt status enable register */
43 uint irqsigen; /* Interrupt signal enable register */
44 uint autoc12err; /* Auto CMD error status register */
45 uint hostcapblt; /* Host controller capabilities register */
46 uint wml; /* Watermark level register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080047 char reserved1[8]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080048 uint fevt; /* Force event register */
49 uint admaes; /* ADMA error status register */
50 uint adsaddr; /* ADMA system address register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080051 char reserved2[160];
Haijun.Zhang511948b2013-10-30 11:37:55 +080052 uint hostver; /* Host controller version register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080053 char reserved3[4]; /* reserved */
Peng Fan59d37822018-01-21 19:00:22 +080054 uint dmaerraddr; /* DMA error address register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080055 char reserved4[4]; /* reserved */
Peng Fan59d37822018-01-21 19:00:22 +080056 uint dmaerrattr; /* DMA error attribute register */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080057 char reserved5[4]; /* reserved */
Haijun.Zhang511948b2013-10-30 11:37:55 +080058 uint hostcapblt2; /* Host controller capabilities register 2 */
Yangbo Lu4d8ff422019-06-21 11:42:29 +080059 char reserved6[756]; /* reserved */
60 uint esdhcctl; /* eSDHC control register */
Andy Fleming50586ef2008-10-30 16:47:16 -050061};
62
Simon Glasse88e1d92017-07-29 11:35:21 -060063struct fsl_esdhc_plat {
64 struct mmc_config cfg;
65 struct mmc mmc;
66};
67
Peng Fan96f04072016-03-25 14:16:56 +080068/**
69 * struct fsl_esdhc_priv
70 *
71 * @esdhc_regs: registers of the sdhc controller
72 * @sdhc_clk: Current clk of the sdhc controller
73 * @bus_width: bus width, 1bit, 4bit or 8bit
74 * @cfg: mmc config
75 * @mmc: mmc
76 * Following is used when Driver Model is enabled for MMC
77 * @dev: pointer for the device
Peng Fan14831512016-06-15 10:53:02 +080078 * @wp_enable: 1: enable checking wp; 0: no check
Peng Fan96f04072016-03-25 14:16:56 +080079 * @cd_gpio: gpio for card detection
Peng Fan14831512016-06-15 10:53:02 +080080 * @wp_gpio: gpio for write protection
Peng Fan96f04072016-03-25 14:16:56 +080081 */
82struct fsl_esdhc_priv {
83 struct fsl_esdhc *esdhc_regs;
84 unsigned int sdhc_clk;
Peng Fan3cb14502018-10-18 14:28:35 +020085 struct clk per_clk;
Peng Fan51313b42018-01-21 19:00:24 +080086 unsigned int clock;
Yangbo Lu41dec2f2019-10-21 18:09:07 +080087#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fan96f04072016-03-25 14:16:56 +080088 struct mmc *mmc;
Simon Glass653282b2017-07-29 11:35:24 -060089#endif
Peng Fan96f04072016-03-25 14:16:56 +080090 struct udevice *dev;
Peng Fan14831512016-06-15 10:53:02 +080091 int wp_enable;
Peng Fan96f04072016-03-25 14:16:56 +080092};
93
Andy Fleming50586ef2008-10-30 16:47:16 -050094/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipseafa90a2012-10-29 13:34:44 +000095static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -050096{
97 uint xfertyp = 0;
98
99 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530100 xfertyp |= XFERTYP_DPSEL;
101#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
102 xfertyp |= XFERTYP_DMAEN;
103#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500104 if (data->blocks > 1) {
105 xfertyp |= XFERTYP_MSBSEL;
106 xfertyp |= XFERTYP_BCEN;
Jerry Huangd621da02011-01-06 23:42:19 -0600107#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
108 xfertyp |= XFERTYP_AC12EN;
109#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500110 }
111
112 if (data->flags & MMC_DATA_READ)
113 xfertyp |= XFERTYP_DTDSEL;
114 }
115
116 if (cmd->resp_type & MMC_RSP_CRC)
117 xfertyp |= XFERTYP_CCCEN;
118 if (cmd->resp_type & MMC_RSP_OPCODE)
119 xfertyp |= XFERTYP_CICEN;
120 if (cmd->resp_type & MMC_RSP_136)
121 xfertyp |= XFERTYP_RSPTYP_136;
122 else if (cmd->resp_type & MMC_RSP_BUSY)
123 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
124 else if (cmd->resp_type & MMC_RSP_PRESENT)
125 xfertyp |= XFERTYP_RSPTYP_48;
126
Jason Liu4571de32011-03-22 01:32:31 +0000127 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
128 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lu25503442016-01-21 17:33:19 +0800129
Andy Fleming50586ef2008-10-30 16:47:16 -0500130 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
131}
132
Dipen Dudhat77c14582009-10-05 15:41:58 +0530133#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
134/*
135 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
136 */
Simon Glass09b465f2017-07-29 11:35:17 -0600137static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
138 struct mmc_data *data)
Dipen Dudhat77c14582009-10-05 15:41:58 +0530139{
Peng Fan96f04072016-03-25 14:16:56 +0800140 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530141 uint blocks;
142 char *buffer;
143 uint databuf;
144 uint size;
145 uint irqstat;
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100146 ulong start;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530147
148 if (data->flags & MMC_DATA_READ) {
149 blocks = data->blocks;
150 buffer = data->dest;
151 while (blocks) {
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100152 start = get_timer(0);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530153 size = data->blocksize;
154 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100155 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
156 if (get_timer(start) > PIO_TIMEOUT) {
157 printf("\nData Read Failed in PIO Mode.");
158 return;
159 }
Dipen Dudhat77c14582009-10-05 15:41:58 +0530160 }
161 while (size && (!(irqstat & IRQSTAT_TC))) {
162 udelay(100); /* Wait before last byte transfer complete */
163 irqstat = esdhc_read32(&regs->irqstat);
164 databuf = in_le32(&regs->datport);
165 *((uint *)buffer) = databuf;
166 buffer += 4;
167 size -= 4;
168 }
169 blocks--;
170 }
171 } else {
172 blocks = data->blocks;
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200173 buffer = (char *)data->src;
Dipen Dudhat77c14582009-10-05 15:41:58 +0530174 while (blocks) {
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100175 start = get_timer(0);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530176 size = data->blocksize;
177 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeaubcfb3652017-10-29 22:08:58 +0100178 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
179 if (get_timer(start) > PIO_TIMEOUT) {
180 printf("\nData Write Failed in PIO Mode.");
181 return;
182 }
Dipen Dudhat77c14582009-10-05 15:41:58 +0530183 }
184 while (size && (!(irqstat & IRQSTAT_TC))) {
185 udelay(100); /* Wait before last byte transfer complete */
186 databuf = *((uint *)buffer);
187 buffer += 4;
188 size -= 4;
189 irqstat = esdhc_read32(&regs->irqstat);
190 out_le32(&regs->datport, databuf);
191 }
192 blocks--;
193 }
194 }
195}
196#endif
197
Simon Glass09b465f2017-07-29 11:35:17 -0600198static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
199 struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500200{
Andy Fleming50586ef2008-10-30 16:47:16 -0500201 int timeout;
Peng Fan96f04072016-03-25 14:16:56 +0800202 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu4d8ff422019-06-21 11:42:29 +0800203#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lu8b064602015-03-20 19:28:31 -0700204 dma_addr_t addr;
205#endif
Wolfgang Denk7b43db92010-05-09 23:52:59 +0200206 uint wml_value;
Andy Fleming50586ef2008-10-30 16:47:16 -0500207
208 wml_value = data->blocksize/4;
209
210 if (data->flags & MMC_DATA_READ) {
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530211 if (wml_value > WML_RD_WML_MAX)
212 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleming50586ef2008-10-30 16:47:16 -0500213
Roy Zangab467c52010-02-09 18:23:33 +0800214 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Ye.Li71689772014-02-20 18:00:57 +0800215#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu4d8ff422019-06-21 11:42:29 +0800216#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lu8b064602015-03-20 19:28:31 -0700217 addr = virt_to_phys((void *)(data->dest));
218 if (upper_32_bits(addr))
219 printf("Error found for upper 32 bits\n");
220 else
221 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
222#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100223 esdhc_write32(&regs->dsaddr, (u32)data->dest);
Ye.Li71689772014-02-20 18:00:57 +0800224#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700225#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500226 } else {
Ye.Li71689772014-02-20 18:00:57 +0800227#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Eric Nelsone576bd92012-04-25 14:28:48 +0000228 flush_dcache_range((ulong)data->src,
229 (ulong)data->src+data->blocks
230 *data->blocksize);
Ye.Li71689772014-02-20 18:00:57 +0800231#endif
Priyanka Jain32c8cfb2011-02-09 09:24:10 +0530232 if (wml_value > WML_WR_WML_MAX)
233 wml_value = WML_WR_WML_MAX_VAL;
Peng Fan14831512016-06-15 10:53:02 +0800234 if (priv->wp_enable) {
235 if ((esdhc_read32(&regs->prsstat) &
236 PRSSTAT_WPSPL) == 0) {
237 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900238 return -ETIMEDOUT;
Peng Fan14831512016-06-15 10:53:02 +0800239 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500240 }
Roy Zangab467c52010-02-09 18:23:33 +0800241
242 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
243 wml_value << 16);
Ye.Li71689772014-02-20 18:00:57 +0800244#ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
Yangbo Lu4d8ff422019-06-21 11:42:29 +0800245#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lu8b064602015-03-20 19:28:31 -0700246 addr = virt_to_phys((void *)(data->src));
247 if (upper_32_bits(addr))
248 printf("Error found for upper 32 bits\n");
249 else
250 esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
251#else
Stefano Babicc67bee12010-02-05 15:11:27 +0100252 esdhc_write32(&regs->dsaddr, (u32)data->src);
Ye.Li71689772014-02-20 18:00:57 +0800253#endif
Yangbo Lu8b064602015-03-20 19:28:31 -0700254#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500255 }
256
Stefano Babicc67bee12010-02-05 15:11:27 +0100257 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Andy Fleming50586ef2008-10-30 16:47:16 -0500258
259 /* Calculate the timeout period for data transactions */
Priyanka Jainb71ea332011-03-03 09:18:56 +0530260 /*
261 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
262 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
263 * So, Number of SD Clock cycles for 0.25sec should be minimum
264 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500265 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainb71ea332011-03-03 09:18:56 +0530266 * As 1) >= 2)
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500267 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainb71ea332011-03-03 09:18:56 +0530268 * Taking log2 both the sides
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500269 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530270 * Rounding up to next power of 2
Andrew Gabbasovfb823982014-03-24 02:40:41 -0500271 * => timeout + 13 = log2(mmc->clock/4) + 1
272 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lue978a312015-12-30 14:19:30 +0800273 *
274 * However, the MMC spec "It is strongly recommended for hosts to
275 * implement more than 500ms timeout value even if the card
276 * indicates the 250ms maximum busy length." Even the previous
277 * value of 300ms is known to be insufficient for some cards.
278 * So, we use
279 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainb71ea332011-03-03 09:18:56 +0530280 */
Yangbo Lue978a312015-12-30 14:19:30 +0800281 timeout = fls(mmc->clock/2);
Andy Fleming50586ef2008-10-30 16:47:16 -0500282 timeout -= 13;
283
284 if (timeout > 14)
285 timeout = 14;
286
287 if (timeout < 0)
288 timeout = 0;
289
Kumar Gala5103a032011-01-29 15:36:10 -0600290#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
291 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
292 timeout++;
293#endif
294
Haijun.Zhang1336e2d2014-03-18 17:04:23 +0800295#ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
296 timeout = 0xE;
297#endif
Stefano Babicc67bee12010-02-05 15:11:27 +0100298 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500299
300 return 0;
301}
302
Eric Nelsone576bd92012-04-25 14:28:48 +0000303static void check_and_invalidate_dcache_range
304 (struct mmc_cmd *cmd,
305 struct mmc_data *data) {
Yangbo Lu8b064602015-03-20 19:28:31 -0700306 unsigned start = 0;
Yangbo Lucc634e22016-05-12 19:12:58 +0800307 unsigned end = 0;
Eric Nelsone576bd92012-04-25 14:28:48 +0000308 unsigned size = roundup(ARCH_DMA_MINALIGN,
309 data->blocks*data->blocksize);
Yangbo Lu4d8ff422019-06-21 11:42:29 +0800310#if defined(CONFIG_FSL_LAYERSCAPE)
Yangbo Lu8b064602015-03-20 19:28:31 -0700311 dma_addr_t addr;
312
313 addr = virt_to_phys((void *)(data->dest));
314 if (upper_32_bits(addr))
315 printf("Error found for upper 32 bits\n");
316 else
317 start = lower_32_bits(addr);
Yangbo Lucc634e22016-05-12 19:12:58 +0800318#else
319 start = (unsigned)data->dest;
Yangbo Lu8b064602015-03-20 19:28:31 -0700320#endif
Yangbo Lucc634e22016-05-12 19:12:58 +0800321 end = start + size;
Eric Nelsone576bd92012-04-25 14:28:48 +0000322 invalidate_dcache_range(start, end);
323}
Tom Rini10dc7772014-05-23 09:19:05 -0400324
Andy Fleming50586ef2008-10-30 16:47:16 -0500325/*
326 * Sends a command out on the bus. Takes the mmc pointer,
327 * a command pointer, and an optional data pointer.
328 */
Simon Glass9586aa62017-07-29 11:35:18 -0600329static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
330 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleming50586ef2008-10-30 16:47:16 -0500331{
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500332 int err = 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500333 uint xfertyp;
334 uint irqstat;
Peng Fan51313b42018-01-21 19:00:24 +0800335 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fan96f04072016-03-25 14:16:56 +0800336 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam29c2edb2018-11-19 10:31:53 -0200337 unsigned long start;
Andy Fleming50586ef2008-10-30 16:47:16 -0500338
Jerry Huangd621da02011-01-06 23:42:19 -0600339#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
340 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
341 return 0;
342#endif
343
Stefano Babicc67bee12010-02-05 15:11:27 +0100344 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500345
346 sync();
347
348 /* Wait for the bus to be idle */
Stefano Babicc67bee12010-02-05 15:11:27 +0100349 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
350 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
351 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500352
Stefano Babicc67bee12010-02-05 15:11:27 +0100353 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
354 ;
Andy Fleming50586ef2008-10-30 16:47:16 -0500355
356 /* Wait at least 8 SD clock cycles before the next command */
357 /*
358 * Note: This is way more than 8 cycles, but 1ms seems to
359 * resolve timing issues with some cards
360 */
361 udelay(1000);
362
363 /* Set up for a data transfer if we have one */
364 if (data) {
Simon Glass09b465f2017-07-29 11:35:17 -0600365 err = esdhc_setup_data(priv, mmc, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500366 if(err)
367 return err;
Peng Fan4683b222015-06-25 10:32:26 +0800368
369 if (data->flags & MMC_DATA_READ)
370 check_and_invalidate_dcache_range(cmd, data);
Andy Fleming50586ef2008-10-30 16:47:16 -0500371 }
372
373 /* Figure out the transfer arguments */
374 xfertyp = esdhc_xfertyp(cmd, data);
375
Andrew Gabbasov01b77352013-06-11 10:34:22 -0500376 /* Mask all irqs */
377 esdhc_write32(&regs->irqsigen, 0);
378
Andy Fleming50586ef2008-10-30 16:47:16 -0500379 /* Send the command */
Stefano Babicc67bee12010-02-05 15:11:27 +0100380 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
381 esdhc_write32(&regs->xfertyp, xfertyp);
Dirk Behme7a5b8022012-03-26 03:13:05 +0000382
Andy Fleming50586ef2008-10-30 16:47:16 -0500383 /* Wait for the command to complete */
Fabio Estevam29c2edb2018-11-19 10:31:53 -0200384 start = get_timer(0);
385 while (!(esdhc_read32(&regs->irqstat) & flags)) {
386 if (get_timer(start) > 1000) {
387 err = -ETIMEDOUT;
388 goto out;
389 }
390 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500391
Stefano Babicc67bee12010-02-05 15:11:27 +0100392 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500393
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500394 if (irqstat & CMD_ERR) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900395 err = -ECOMM;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500396 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000397 }
398
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500399 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900400 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500401 goto out;
402 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500403
Dirk Behme7a5b8022012-03-26 03:13:05 +0000404 /* Workaround for ESDHC errata ENGcm03648 */
405 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800406 int timeout = 6000;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000407
Yangbo Lu253d5bd2015-04-15 10:13:12 +0800408 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behme7a5b8022012-03-26 03:13:05 +0000409 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
410 PRSSTAT_DAT0)) {
411 udelay(100);
412 timeout--;
413 }
414
415 if (timeout <= 0) {
416 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900417 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500418 goto out;
Dirk Behme7a5b8022012-03-26 03:13:05 +0000419 }
420 }
421
Andy Fleming50586ef2008-10-30 16:47:16 -0500422 /* Copy the response to the response buffer */
423 if (cmd->resp_type & MMC_RSP_136) {
424 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
425
Stefano Babicc67bee12010-02-05 15:11:27 +0100426 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
427 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
428 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
429 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincent998be3d2009-04-05 13:30:56 +0530430 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
431 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
432 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
433 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500434 } else
Stefano Babicc67bee12010-02-05 15:11:27 +0100435 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleming50586ef2008-10-30 16:47:16 -0500436
437 /* Wait until all of the blocks are transferred */
438 if (data) {
Dipen Dudhat77c14582009-10-05 15:41:58 +0530439#ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
Simon Glass09b465f2017-07-29 11:35:17 -0600440 esdhc_pio_read_write(priv, data);
Dipen Dudhat77c14582009-10-05 15:41:58 +0530441#else
Andy Fleming50586ef2008-10-30 16:47:16 -0500442 do {
Stefano Babicc67bee12010-02-05 15:11:27 +0100443 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleming50586ef2008-10-30 16:47:16 -0500444
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500445 if (irqstat & IRQSTAT_DTOE) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900446 err = -ETIMEDOUT;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500447 goto out;
448 }
Frans Meulenbroeks63fb5a72010-07-31 04:45:18 +0000449
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500450 if (irqstat & DATA_ERR) {
Jaehoon Chung915ffa52016-07-19 16:33:36 +0900451 err = -ECOMM;
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500452 goto out;
453 }
Yinbo Zhu6f883e52019-07-16 15:09:11 +0800454 } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
Ye.Li71689772014-02-20 18:00:57 +0800455
Peng Fan4683b222015-06-25 10:32:26 +0800456 /*
457 * Need invalidate the dcache here again to avoid any
458 * cache-fill during the DMA operations such as the
459 * speculative pre-fetching etc.
460 */
Angelo Dureghello1f15cb82019-01-19 10:40:38 +0100461 if (data->flags & MMC_DATA_READ) {
Eric Nelson54899fc2013-04-03 12:31:56 +0000462 check_and_invalidate_dcache_range(cmd, data);
Angelo Dureghello1f15cb82019-01-19 10:40:38 +0100463 }
Ye.Li71689772014-02-20 18:00:57 +0800464#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500465 }
466
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500467out:
468 /* Reset CMD and DATA portions on error */
469 if (err) {
470 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
471 SYSCTL_RSTC);
472 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
473 ;
474
475 if (data) {
476 esdhc_write32(&regs->sysctl,
477 esdhc_read32(&regs->sysctl) |
478 SYSCTL_RSTD);
479 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
480 ;
481 }
482 }
483
Stefano Babicc67bee12010-02-05 15:11:27 +0100484 esdhc_write32(&regs->irqstat, -1);
Andy Fleming50586ef2008-10-30 16:47:16 -0500485
Andrew Gabbasov8a573022014-03-24 02:41:06 -0500486 return err;
Andy Fleming50586ef2008-10-30 16:47:16 -0500487}
488
Simon Glass09b465f2017-07-29 11:35:17 -0600489static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleming50586ef2008-10-30 16:47:16 -0500490{
Benoît Thébaudeaub9b4f142018-01-16 22:44:18 +0100491 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200492 int div = 1;
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200493 int pre_div = 2;
Yinbo Zhu6f883e52019-07-16 15:09:11 +0800494 unsigned int sdhc_clk = priv->sdhc_clk;
495 u32 time_out;
496 u32 value;
Andy Fleming50586ef2008-10-30 16:47:16 -0500497 uint clk;
498
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200499 if (clock < mmc->cfg->f_min)
500 clock = mmc->cfg->f_min;
Stefano Babicc67bee12010-02-05 15:11:27 +0100501
Yangbo Lu5d336d12019-10-21 18:09:09 +0800502 while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256)
Lukasz Majewskib6a04272019-05-07 17:47:28 +0200503 pre_div *= 2;
Andy Fleming50586ef2008-10-30 16:47:16 -0500504
Yangbo Lu5d336d12019-10-21 18:09:09 +0800505 while (sdhc_clk / (div * pre_div) > clock && div < 16)
Lukasz Majewskib6a04272019-05-07 17:47:28 +0200506 div++;
Andy Fleming50586ef2008-10-30 16:47:16 -0500507
Benoît Thébaudeau4f425282017-05-03 11:59:03 +0200508 pre_div >>= 1;
Andy Fleming50586ef2008-10-30 16:47:16 -0500509 div -= 1;
510
511 clk = (pre_div << 8) | (div << 4);
512
Kumar Galacc4d1222010-03-18 15:51:05 -0500513 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicc67bee12010-02-05 15:11:27 +0100514
515 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleming50586ef2008-10-30 16:47:16 -0500516
Yinbo Zhu6f883e52019-07-16 15:09:11 +0800517 time_out = 20;
518 value = PRSSTAT_SDSTB;
519 while (!(esdhc_read32(&regs->prsstat) & value)) {
520 if (time_out == 0) {
521 printf("fsl_esdhc: Internal clock never stabilised.\n");
522 break;
523 }
524 time_out--;
525 mdelay(1);
526 }
Andy Fleming50586ef2008-10-30 16:47:16 -0500527
Eric Nelsonf0b5f232015-12-04 12:32:48 -0700528 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
Andy Fleming50586ef2008-10-30 16:47:16 -0500529}
530
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800531#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
Simon Glass09b465f2017-07-29 11:35:17 -0600532static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800533{
Peng Fan96f04072016-03-25 14:16:56 +0800534 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800535 u32 value;
536 u32 time_out;
537
538 value = esdhc_read32(&regs->sysctl);
539
540 if (enable)
541 value |= SYSCTL_CKEN;
542 else
543 value &= ~SYSCTL_CKEN;
544
545 esdhc_write32(&regs->sysctl, value);
546
547 time_out = 20;
548 value = PRSSTAT_SDSTB;
549 while (!(esdhc_read32(&regs->prsstat) & value)) {
550 if (time_out == 0) {
551 printf("fsl_esdhc: Internal clock never stabilised.\n");
552 break;
553 }
554 time_out--;
555 mdelay(1);
556 }
557}
558#endif
559
Simon Glass9586aa62017-07-29 11:35:18 -0600560static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleming50586ef2008-10-30 16:47:16 -0500561{
Peng Fan96f04072016-03-25 14:16:56 +0800562 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleming50586ef2008-10-30 16:47:16 -0500563
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800564#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
565 /* Select to use peripheral clock */
Simon Glass09b465f2017-07-29 11:35:17 -0600566 esdhc_clock_control(priv, false);
Yangbo Lu4d8ff422019-06-21 11:42:29 +0800567 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_PCS);
Simon Glass09b465f2017-07-29 11:35:17 -0600568 esdhc_clock_control(priv, true);
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800569#endif
Andy Fleming50586ef2008-10-30 16:47:16 -0500570 /* Set the clock speed */
Peng Fan51313b42018-01-21 19:00:24 +0800571 if (priv->clock != mmc->clock)
572 set_sysctl(priv, mmc, mmc->clock);
573
Andy Fleming50586ef2008-10-30 16:47:16 -0500574 /* Set the bus width */
Stefano Babicc67bee12010-02-05 15:11:27 +0100575 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleming50586ef2008-10-30 16:47:16 -0500576
577 if (mmc->bus_width == 4)
Stefano Babicc67bee12010-02-05 15:11:27 +0100578 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleming50586ef2008-10-30 16:47:16 -0500579 else if (mmc->bus_width == 8)
Stefano Babicc67bee12010-02-05 15:11:27 +0100580 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
581
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900582 return 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500583}
584
Simon Glass9586aa62017-07-29 11:35:18 -0600585static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleming50586ef2008-10-30 16:47:16 -0500586{
Peng Fan96f04072016-03-25 14:16:56 +0800587 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass201e8282017-07-29 11:35:20 -0600588 ulong start;
Andy Fleming50586ef2008-10-30 16:47:16 -0500589
Stefano Babicc67bee12010-02-05 15:11:27 +0100590 /* Reset the entire host controller */
Dirk Behmea61da722013-07-15 15:44:29 +0200591 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicc67bee12010-02-05 15:11:27 +0100592
593 /* Wait until the controller is available */
Simon Glass201e8282017-07-29 11:35:20 -0600594 start = get_timer(0);
595 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
596 if (get_timer(start) > 1000)
597 return -ETIMEDOUT;
598 }
Stefano Babicc67bee12010-02-05 15:11:27 +0100599
P.V.Suresh2c1764e2010-12-04 10:37:23 +0530600 /* Enable cache snooping */
Yangbo Lu4d8ff422019-06-21 11:42:29 +0800601 esdhc_write32(&regs->esdhcctl, 0x00000040);
P.V.Suresh2c1764e2010-12-04 10:37:23 +0530602
Dirk Behmea61da722013-07-15 15:44:29 +0200603 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleming50586ef2008-10-30 16:47:16 -0500604
605 /* Set the initial clock speed */
Jaehoon Chung65117182018-01-26 19:25:29 +0900606 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
Andy Fleming50586ef2008-10-30 16:47:16 -0500607
608 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicc67bee12010-02-05 15:11:27 +0100609 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleming50586ef2008-10-30 16:47:16 -0500610
611 /* Put the PROCTL reg back to the default */
Stefano Babicc67bee12010-02-05 15:11:27 +0100612 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleming50586ef2008-10-30 16:47:16 -0500613
Stefano Babicc67bee12010-02-05 15:11:27 +0100614 /* Set timout to the maximum value */
615 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleming50586ef2008-10-30 16:47:16 -0500616
Thierry Redingd48d2e22012-01-02 01:15:38 +0000617 return 0;
618}
Andy Fleming50586ef2008-10-30 16:47:16 -0500619
Simon Glass9586aa62017-07-29 11:35:18 -0600620static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Redingd48d2e22012-01-02 01:15:38 +0000621{
Peng Fan96f04072016-03-25 14:16:56 +0800622 struct fsl_esdhc *regs = priv->esdhc_regs;
Thierry Redingd48d2e22012-01-02 01:15:38 +0000623 int timeout = 1000;
Stefano Babicc67bee12010-02-05 15:11:27 +0100624
Haijun.Zhangf7e27cc2014-01-10 13:52:17 +0800625#ifdef CONFIG_ESDHC_DETECT_QUIRK
626 if (CONFIG_ESDHC_DETECT_QUIRK)
627 return 1;
628#endif
Thierry Redingd48d2e22012-01-02 01:15:38 +0000629 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
630 udelay(1000);
631
632 return timeout > 0;
Andy Fleming50586ef2008-10-30 16:47:16 -0500633}
634
Simon Glasse7881d82017-07-29 11:35:31 -0600635#if !CONFIG_IS_ENABLED(DM_MMC)
Simon Glass9586aa62017-07-29 11:35:18 -0600636static int esdhc_getcd(struct mmc *mmc)
637{
638 struct fsl_esdhc_priv *priv = mmc->priv;
639
640 return esdhc_getcd_common(priv);
641}
642
643static int esdhc_init(struct mmc *mmc)
644{
645 struct fsl_esdhc_priv *priv = mmc->priv;
646
647 return esdhc_init_common(priv, mmc);
648}
649
650static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
651 struct mmc_data *data)
652{
653 struct fsl_esdhc_priv *priv = mmc->priv;
654
655 return esdhc_send_cmd_common(priv, mmc, cmd, data);
656}
657
658static int esdhc_set_ios(struct mmc *mmc)
659{
660 struct fsl_esdhc_priv *priv = mmc->priv;
661
662 return esdhc_set_ios_common(priv, mmc);
663}
664
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200665static const struct mmc_ops esdhc_ops = {
Simon Glass9586aa62017-07-29 11:35:18 -0600666 .getcd = esdhc_getcd,
667 .init = esdhc_init,
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200668 .send_cmd = esdhc_send_cmd,
669 .set_ios = esdhc_set_ios,
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200670};
Simon Glass653282b2017-07-29 11:35:24 -0600671#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200672
Yangbo Lu57059732019-10-31 18:54:23 +0800673static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv,
674 struct mmc_config *cfg)
Andy Fleming50586ef2008-10-30 16:47:16 -0500675{
Yangbo Lu57059732019-10-31 18:54:23 +0800676 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800677 u32 caps;
Andy Fleming50586ef2008-10-30 16:47:16 -0500678
Wang Huan19060bd2014-09-05 13:52:40 +0800679 caps = esdhc_read32(&regs->hostcapblt);
Roy Zang3b4456e2011-01-07 00:06:47 -0600680#ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800681 caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30);
Roy Zang3b4456e2011-01-07 00:06:47 -0600682#endif
Haijun.Zhangef38f3f2013-10-31 09:38:19 +0800683#ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800684 caps |= HOSTCAPBLT_VS33;
Haijun.Zhangef38f3f2013-10-31 09:38:19 +0800685#endif
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800686 if (caps & HOSTCAPBLT_VS18)
687 cfg->voltages |= MMC_VDD_165_195;
688 if (caps & HOSTCAPBLT_VS30)
689 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
690 if (caps & HOSTCAPBLT_VS33)
691 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yang030955c2010-11-25 17:06:09 +0000692
Simon Glasse88e1d92017-07-29 11:35:21 -0600693 cfg->name = "FSL_SDHC";
Abbas Razaaad46592013-03-25 09:13:34 +0000694
Yangbo Lu5b05fc02019-10-31 18:54:21 +0800695 if (caps & HOSTCAPBLT_HSS)
Simon Glasse88e1d92017-07-29 11:35:21 -0600696 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleming50586ef2008-10-30 16:47:16 -0500697
Simon Glasse88e1d92017-07-29 11:35:21 -0600698 cfg->f_min = 400000;
Peng Fan51313b42018-01-21 19:00:24 +0800699 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Simon Glasse88e1d92017-07-29 11:35:21 -0600700 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Peng Fan96f04072016-03-25 14:16:56 +0800701}
702
Simon Glass52489302017-07-29 11:35:28 -0600703#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fan96f04072016-03-25 14:16:56 +0800704int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
705{
Simon Glasse88e1d92017-07-29 11:35:21 -0600706 struct fsl_esdhc_plat *plat;
Peng Fan96f04072016-03-25 14:16:56 +0800707 struct fsl_esdhc_priv *priv;
Yangbo Lu07bae1d2019-10-31 18:54:22 +0800708 struct mmc_config *mmc_cfg;
Simon Glassd6eb25e2017-07-29 11:35:22 -0600709 struct mmc *mmc;
Peng Fan96f04072016-03-25 14:16:56 +0800710
711 if (!cfg)
712 return -EINVAL;
713
714 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
715 if (!priv)
716 return -ENOMEM;
Simon Glasse88e1d92017-07-29 11:35:21 -0600717 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
718 if (!plat) {
719 free(priv);
720 return -ENOMEM;
721 }
Peng Fan96f04072016-03-25 14:16:56 +0800722
Yangbo Lu07bae1d2019-10-31 18:54:22 +0800723 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
724 priv->sdhc_clk = cfg->sdhc_clk;
725 priv->wp_enable = cfg->wp_enable;
726
727 mmc_cfg = &plat->cfg;
728
729 if (cfg->max_bus_width == 8) {
730 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
731 MMC_MODE_8BIT;
732 } else if (cfg->max_bus_width == 4) {
733 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT;
734 } else if (cfg->max_bus_width == 1) {
735 mmc_cfg->host_caps |= MMC_MODE_1BIT;
736 } else {
737 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
738 MMC_MODE_8BIT;
739 printf("No max bus width provided. Assume 8-bit supported.\n");
Peng Fan96f04072016-03-25 14:16:56 +0800740 }
741
Yangbo Lu07bae1d2019-10-31 18:54:22 +0800742#ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
743 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
744 mmc_cfg->host_caps &= ~MMC_MODE_8BIT;
745#endif
Yangbo Lu57059732019-10-31 18:54:23 +0800746 mmc_cfg->ops = &esdhc_ops;
Peng Fan96f04072016-03-25 14:16:56 +0800747
Yangbo Lu57059732019-10-31 18:54:23 +0800748 fsl_esdhc_get_cfg_common(priv, mmc_cfg);
749
750 mmc = mmc_create(mmc_cfg, priv);
Simon Glassd6eb25e2017-07-29 11:35:22 -0600751 if (!mmc)
752 return -EIO;
753
754 priv->mmc = mmc;
Andy Fleming50586ef2008-10-30 16:47:16 -0500755 return 0;
756}
757
758int fsl_esdhc_mmc_init(bd_t *bis)
759{
Stefano Babicc67bee12010-02-05 15:11:27 +0100760 struct fsl_esdhc_cfg *cfg;
761
Fabio Estevam88227a12012-12-27 08:51:08 +0000762 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
Stefano Babicc67bee12010-02-05 15:11:27 +0100763 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Simon Glasse9adeca2012-12-13 20:49:05 +0000764 cfg->sdhc_clk = gd->arch.sdhc_clk;
Stefano Babicc67bee12010-02-05 15:11:27 +0100765 return fsl_esdhc_initialize(bis, cfg);
Andy Fleming50586ef2008-10-30 16:47:16 -0500766}
Jagan Teki2e87c442017-05-12 17:18:20 +0530767#endif
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400768
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800769#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
770void mmc_adapter_card_type_ident(void)
771{
772 u8 card_id;
773 u8 value;
774
775 card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
776 gd->arch.sdhc_adapter = card_id;
777
778 switch (card_id) {
779 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
Yangbo Lucdc69552015-09-17 10:27:12 +0800780 value = QIXIS_READ(brdcfg[5]);
781 value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
782 QIXIS_WRITE(brdcfg[5], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800783 break;
784 case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
Yangbo Lubf50be82015-09-17 10:27:48 +0800785 value = QIXIS_READ(pwr_ctl[1]);
786 value |= QIXIS_EVDD_BY_SDHC_VS;
787 QIXIS_WRITE(pwr_ctl[1], value);
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800788 break;
789 case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
790 value = QIXIS_READ(brdcfg[5]);
791 value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
792 QIXIS_WRITE(brdcfg[5], value);
793 break;
794 case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
795 break;
796 case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
797 break;
798 case QIXIS_ESDHC_ADAPTER_TYPE_SD:
799 break;
800 case QIXIS_ESDHC_NO_ADAPTER:
801 break;
802 default:
803 break;
804 }
805}
806#endif
807
Stefano Babicc67bee12010-02-05 15:11:27 +0100808#ifdef CONFIG_OF_LIBFDT
Yangbo Lufce1e162017-01-17 10:43:54 +0800809__weak int esdhc_status_fixup(void *blob, const char *compat)
810{
811#ifdef CONFIG_FSL_ESDHC_PIN_MUX
812 if (!hwconfig("esdhc")) {
813 do_fixup_by_compat(blob, compat, "status", "disabled",
814 sizeof("disabled"), 1);
815 return 1;
816 }
817#endif
Yangbo Lufce1e162017-01-17 10:43:54 +0800818 return 0;
819}
820
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400821void fdt_fixup_esdhc(void *blob, bd_t *bd)
822{
823 const char *compat = "fsl,esdhc";
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400824
Yangbo Lufce1e162017-01-17 10:43:54 +0800825 if (esdhc_status_fixup(blob, compat))
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800826 return;
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400827
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800828#ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
829 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
830 gd->arch.sdhc_clk, 1);
831#else
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400832 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glasse9adeca2012-12-13 20:49:05 +0000833 gd->arch.sdhc_clk, 1);
Yangbo Lu2d9ca2c2015-04-22 13:57:40 +0800834#endif
Yangbo Lu5a8dbdc2015-04-22 13:57:00 +0800835#ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
836 do_fixup_by_compat_u32(blob, compat, "adapter-type",
837 (u32)(gd->arch.sdhc_adapter), 1);
838#endif
Anton Vorontsovb33433a2009-06-10 00:25:29 +0400839}
Stefano Babicc67bee12010-02-05 15:11:27 +0100840#endif
Peng Fan96f04072016-03-25 14:16:56 +0800841
Simon Glass653282b2017-07-29 11:35:24 -0600842#if CONFIG_IS_ENABLED(DM_MMC)
Yinbo Zhub512d072019-04-11 11:01:46 +0000843#ifndef CONFIG_PPC
Peng Fan96f04072016-03-25 14:16:56 +0800844#include <asm/arch/clock.h>
Yinbo Zhub512d072019-04-11 11:01:46 +0000845#endif
Peng Fan96f04072016-03-25 14:16:56 +0800846static int fsl_esdhc_probe(struct udevice *dev)
847{
848 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glasse88e1d92017-07-29 11:35:21 -0600849 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Peng Fan96f04072016-03-25 14:16:56 +0800850 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Peng Fan96f04072016-03-25 14:16:56 +0800851 fdt_addr_t addr;
Simon Glass653282b2017-07-29 11:35:24 -0600852 struct mmc *mmc;
Peng Fan96f04072016-03-25 14:16:56 +0800853 int ret;
854
Simon Glass4aac33f2017-07-29 11:35:23 -0600855 addr = dev_read_addr(dev);
Peng Fan96f04072016-03-25 14:16:56 +0800856 if (addr == FDT_ADDR_T_NONE)
857 return -EINVAL;
Yinbo Zhub69e1d02019-04-11 11:01:50 +0000858#ifdef CONFIG_PPC
859 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
860#else
Peng Fan96f04072016-03-25 14:16:56 +0800861 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhub69e1d02019-04-11 11:01:50 +0000862#endif
Peng Fan96f04072016-03-25 14:16:56 +0800863 priv->dev = dev;
864
Yangbo Lu4d8ff422019-06-21 11:42:29 +0800865 priv->wp_enable = 1;
Peng Fanb60f1452017-02-22 16:21:55 +0800866
Peng Fan3cb14502018-10-18 14:28:35 +0200867 if (IS_ENABLED(CONFIG_CLK)) {
868 /* Assigned clock already set clock */
869 ret = clk_get_by_name(dev, "per", &priv->per_clk);
870 if (ret) {
871 printf("Failed to get per_clk\n");
872 return ret;
873 }
874 ret = clk_enable(&priv->per_clk);
875 if (ret) {
876 printf("Failed to enable per_clk\n");
877 return ret;
878 }
879
880 priv->sdhc_clk = clk_get_rate(&priv->per_clk);
881 } else {
Yinbo Zhub512d072019-04-11 11:01:46 +0000882#ifndef CONFIG_PPC
Peng Fan3cb14502018-10-18 14:28:35 +0200883 priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
Yinbo Zhub512d072019-04-11 11:01:46 +0000884#else
885 priv->sdhc_clk = gd->arch.sdhc_clk;
886#endif
Peng Fan3cb14502018-10-18 14:28:35 +0200887 if (priv->sdhc_clk <= 0) {
888 dev_err(dev, "Unable to get clk for %s\n", dev->name);
889 return -EINVAL;
890 }
Peng Fan96f04072016-03-25 14:16:56 +0800891 }
892
Yangbo Lu57059732019-10-31 18:54:23 +0800893 fsl_esdhc_get_cfg_common(priv, &plat->cfg);
Peng Fan96f04072016-03-25 14:16:56 +0800894
Yinbo Zhu6f883e52019-07-16 15:09:11 +0800895 mmc_of_parse(dev, &plat->cfg);
896
Simon Glass653282b2017-07-29 11:35:24 -0600897 mmc = &plat->mmc;
898 mmc->cfg = &plat->cfg;
899 mmc->dev = dev;
Yangbo Lu66fa0352019-05-23 11:05:46 +0800900
Simon Glass653282b2017-07-29 11:35:24 -0600901 upriv->mmc = mmc;
Peng Fan96f04072016-03-25 14:16:56 +0800902
Simon Glass653282b2017-07-29 11:35:24 -0600903 return esdhc_init_common(priv, mmc);
Peng Fan96f04072016-03-25 14:16:56 +0800904}
905
Simon Glass653282b2017-07-29 11:35:24 -0600906static int fsl_esdhc_get_cd(struct udevice *dev)
907{
Yangbo Lu08197cb2019-10-31 18:54:24 +0800908 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
Simon Glass653282b2017-07-29 11:35:24 -0600909 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
910
Yangbo Lu08197cb2019-10-31 18:54:24 +0800911 if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE)
912 return 1;
913
Simon Glass653282b2017-07-29 11:35:24 -0600914 return esdhc_getcd_common(priv);
915}
916
917static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
918 struct mmc_data *data)
919{
920 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
921 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
922
923 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
924}
925
926static int fsl_esdhc_set_ios(struct udevice *dev)
927{
928 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
929 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
930
931 return esdhc_set_ios_common(priv, &plat->mmc);
932}
933
934static const struct dm_mmc_ops fsl_esdhc_ops = {
935 .get_cd = fsl_esdhc_get_cd,
936 .send_cmd = fsl_esdhc_send_cmd,
937 .set_ios = fsl_esdhc_set_ios,
Yinbo Zhu6f883e52019-07-16 15:09:11 +0800938#ifdef MMC_SUPPORTS_TUNING
939 .execute_tuning = fsl_esdhc_execute_tuning,
940#endif
Simon Glass653282b2017-07-29 11:35:24 -0600941};
Simon Glass653282b2017-07-29 11:35:24 -0600942
Peng Fan96f04072016-03-25 14:16:56 +0800943static const struct udevice_id fsl_esdhc_ids[] = {
Yangbo Lua6473f82016-12-07 11:54:31 +0800944 { .compatible = "fsl,esdhc", },
Peng Fan96f04072016-03-25 14:16:56 +0800945 { /* sentinel */ }
946};
947
Simon Glass653282b2017-07-29 11:35:24 -0600948static int fsl_esdhc_bind(struct udevice *dev)
949{
950 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
951
952 return mmc_bind(dev, &plat->mmc, &plat->cfg);
953}
Simon Glass653282b2017-07-29 11:35:24 -0600954
Peng Fan96f04072016-03-25 14:16:56 +0800955U_BOOT_DRIVER(fsl_esdhc) = {
956 .name = "fsl-esdhc-mmc",
957 .id = UCLASS_MMC,
958 .of_match = fsl_esdhc_ids,
Simon Glass653282b2017-07-29 11:35:24 -0600959 .ops = &fsl_esdhc_ops,
Simon Glass653282b2017-07-29 11:35:24 -0600960 .bind = fsl_esdhc_bind,
Peng Fan96f04072016-03-25 14:16:56 +0800961 .probe = fsl_esdhc_probe,
Simon Glasse88e1d92017-07-29 11:35:21 -0600962 .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
Peng Fan96f04072016-03-25 14:16:56 +0800963 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
964};
965#endif