blob: 056063e6dacd429fa8749e0cab54471f7d26c02a [file] [log] [blame]
stroese5ce08ee2003-09-12 08:41:24 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/processor.h>
26#include <command.h>
27#include <malloc.h>
28
29
30/* fpga configuration data - not compressed, generated by bin2c */
31const unsigned char fpgadata[] =
32{
33#include "fpgadata.c"
34};
35int filesize = sizeof(fpgadata);
36
37
wdenkc837dcb2004-01-20 23:12:12 +000038int board_early_init_f (void)
stroese5ce08ee2003-09-12 08:41:24 +000039{
40 /*
41 * IRQ 0-15 405GP internally generated; active high; level sensitive
42 * IRQ 16 405GP internally generated; active low; level sensitive
43 * IRQ 17-24 RESERVED
44 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
45 * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
46 * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
47 * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
48 * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
49 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
50 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
51 */
52 mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
53 mtdcr(uicer, 0x00000000); /* disable all ints */
54 mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
55 mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
56 mtdcr(uictr, 0x10000000); /* set int trigger levels */
57 mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
58 mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
59
60 /*
61 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
62 */
63 mtebc (epcr, 0xa8400000); /* ebc always driven */
64
stroesef2dfe442004-12-16 18:35:58 +000065 /*
66 * Reset CPLD via GPIO13 (CS4) pin
67 */
68 out32(GPIO0_OR, in32(GPIO0_OR) & ~(0x80000000 >> 13));
69 udelay(1000); /* wait 1ms */
70 out32(GPIO0_OR, in32(GPIO0_OR) | (0x80000000 >> 13));
71 udelay(1000); /* wait 1ms */
72
stroese5ce08ee2003-09-12 08:41:24 +000073 return 0;
74}
75
76
77/* ------------------------------------------------------------------------- */
78
79int misc_init_f (void)
80{
81 return 0; /* dummy implementation */
82}
83
84
85int misc_init_r (void)
86{
stroesef2dfe442004-12-16 18:35:58 +000087 DECLARE_GLOBAL_DATA_PTR;
88
89 /* adjust flash start and offset */
90 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
91 gd->bd->bi_flashoffset = 0;
stroese5ce08ee2003-09-12 08:41:24 +000092
93 return (0);
94}
95
96
97/*
98 * Check Board Identity:
99 */
100
101int checkboard (void)
102{
103 unsigned char str[64];
104 int i = getenv_r ("serial#", str, sizeof(str));
105 unsigned char trans[16] = {0x0,0x8,0x4,0xc,0x2,0xa,0x6,0xe,
wdenk42d1f032003-10-15 23:53:47 +0000106 0x1,0x9,0x5,0xd,0x3,0xb,0x7,0xf};
stroese5ce08ee2003-09-12 08:41:24 +0000107 unsigned char id1, id2;
108
109 puts ("Board: ");
110
111 if (i == -1) {
112 puts ("### No HW ID - assuming DP405");
113 } else {
114 puts(str);
115 }
116
117 id1 = trans[(~(in32(GPIO0_IR) >> 5)) & 0x0000000f];
118 id2 = trans[(~(in32(GPIO0_IR) >> 9)) & 0x0000000f];
stroesef2dfe442004-12-16 18:35:58 +0000119 printf(" (ID=0x%1X%1X, PLD=0x%02X)\n", id2, id1, in8(0xf0001000));
stroese5ce08ee2003-09-12 08:41:24 +0000120
121 return 0;
122}
123
124/* ------------------------------------------------------------------------- */
125
126long int initdram (int board_type)
127{
128 unsigned long val;
129
130 mtdcr(memcfga, mem_mb0cf);
131 val = mfdcr(memcfgd);
132
133#if 0
134 printf("\nmb0cf=%x\n", val); /* test-only */
135 printf("strap=%x\n", mfdcr(strap)); /* test-only */
136#endif
137
138 return (4*1024*1024 << ((val & 0x000e0000) >> 17));
139}
140
141/* ------------------------------------------------------------------------- */
142
143int testdram (void)
144{
145 /* TODO: XXX XXX XXX */
146 printf ("test: 16 MB - ok\n");
147
148 return (0);
149}