blob: 5ff5c8514e674bb6513220d3dac345c801aa26a7 [file] [log] [blame]
wdenke63c8ee2004-06-09 21:04:48 +00001/*
2 * (C) Copyright 2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * board/config.h - configuration options, board specific
27 */
28
29/* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
30 * U-BOOT port on RPXlite board
31 */
32
33/*
34 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
35 * U-BOOT port on RPXlite DW version board--RPXlite_DW
36 * June 8 ,2004
37 */
38
39#ifndef __CONFIG_H
40#define __CONFIG_H
41
42/*
43 * High Level Configuration Options
44 * (easy to change)
45 */
46
47/* #define DEBUG 1 */
wdenk6225c5d2005-01-09 23:33:49 +000048/* #ifdef DEPLOYMENT 1 */
wdenke63c8ee2004-06-09 21:04:48 +000049
50#undef CONFIG_MPC860
51#define CONFIG_MPC823 1 /* This is a MPC823e CPU. */
52#define CONFIG_RPXLITE 1 /* RPXlite DW version board */
53
54#ifdef CONFIG_LCD /* with LCD controller ? */
55#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
56#endif
57
58#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
59#undef CONFIG_8xx_CONS_SMC2
60#undef CONFIG_8xx_CONS_NONE
61#define CONFIG_BAUDRATE 9600 /* console default baudrate = 9600bps */
62
wdenk6225c5d2005-01-09 23:33:49 +000063#ifdef DEBUG
64#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
wdenke63c8ee2004-06-09 21:04:48 +000065#else
wdenk6225c5d2005-01-09 23:33:49 +000066#define CONFIG_BOOTDELAY 6 /* autoboot after 6 seconds */
67
68#ifdef DEPLOYMENT
69#define CONFIG_BOOT_RETRY_TIME -1
70#define CONFIG_AUTOBOOT_KEYED
71#define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds (stop with 'st')...\n"
72#define CONFIG_AUTOBOOT_STOP_STR "st"
73#define CONFIG_ZERO_BOOTDELAY_CHECK
74#define CONFIG_RESET_TO_RETRY 1
75#define CONFIG_BOOT_RETRY_MIN 1
wdenke63c8ee2004-06-09 21:04:48 +000076#endif
wdenk6225c5d2005-01-09 23:33:49 +000077#endif
78
79/* pre-boot commands */
80#define CONFIG_PREBOOT "setenv stdout serial;setenv stdin serial"
wdenke63c8ee2004-06-09 21:04:48 +000081
82#undef CONFIG_BOOTARGS
83#define CONFIG_EXTRA_ENV_SETTINGS \
84 "netdev=eth0\0" \
wdenk6225c5d2005-01-09 23:33:49 +000085 "nfsargs=setenv bootargs console=tty0 console=ttyS0,9600 " \
86 "root=/dev/nfs rw nfsroot=$(serverip):$(rootpath)\0" \
87 "ramargs=setenv bootargs console=tty0 root=/dev/ram rw\0" \
wdenke63c8ee2004-06-09 21:04:48 +000088 "addip=setenv bootargs $(bootargs) " \
89 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
90 ":$(hostname):$(netdev):off panic=1\0" \
91 "flash_nfs=run nfsargs addip;" \
92 "bootm $(kernel_addr)\0" \
93 "flash_self=run ramargs addip;" \
94 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
95 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
96 "gatewayip=172.16.115.254\0" \
97 "netmask=255.255.255.0\0" \
wdenk6225c5d2005-01-09 23:33:49 +000098<<<<<<< RPXlite_DW.h
99 "kernel_addr=ff040000\0" \
100 "ramdisk_addr=ff200000\0" \
101 "ku=era $(kernel_addr) ff1fffff;cp.b 100000 $(kernel_addr) " \
102 "$(filesize);md $(kernel_addr);" \
103 "echo kernel updating finished\0" \
104 "uu=protect off 1:0-4;era 1:0-4;cp.b 100000 ff000000 " \
105 "$(filesize);md ff000000;" \
106 "echo u-boot updating finished\0" \
107 "eu=protect off 1:6;era 1:6;reset\0" \
108 "lcd=setenv stdout lcd;setenv stdin lcd\0" \
109 "ser=setenv stdout serial;setenv stdin serial\0" \
110 "verify=no"
wdenk082acfd2005-01-10 00:01:04 +0000111
wdenk6225c5d2005-01-09 23:33:49 +0000112=======
wdenk30d56fa2004-10-09 22:44:59 +0000113 "kernel_addr=ff080000\0" \
114 "ramdisk_addr=ff200000\0" \
wdenke63c8ee2004-06-09 21:04:48 +0000115 ""
wdenk6225c5d2005-01-09 23:33:49 +0000116>>>>>>> 1.3
wdenke63c8ee2004-06-09 21:04:48 +0000117#define CONFIG_BOOTCOMMAND "run flash_self"
118
119#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
120#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
121#undef CONFIG_WATCHDOG /* watchdog disabled */
122#undef CONFIG_STATUS_LED /* disturbs display. Status LED disabled. */
123
124#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
125
126/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
127#include <cmd_confdefs.h>
128
129/*
130 * Miscellaneous configurable options
131 */
132#define CFG_LONGHELP /* undef to save memory */
133#define CFG_PROMPT "u-boot>" /* Monitor Command Prompt */
134
135#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
136#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
137#else
138#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
139#endif
140#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
141#define CFG_MAXARGS 16 /* max number of command args */
142#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
143
144#define CFG_MEMTEST_START 0x0040000 /* memtest works on */
145#define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
146#define CFG_LOAD_ADDR 0x100000 /* default load address */
147
148#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
149#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
150
151/*
152 * Low Level Configuration Settings
153 * (address mappings, register initial values, etc.)
154 * You should know what you are doing if you make changes here.
155 */
156/*-----------------------------------------------------------------------
157 * Internal Memory Mapped Register
158 */
159#define CFG_IMMR 0xFA200000
160
161/*-----------------------------------------------------------------------
162 * Definitions for initial stack pointer and data area (in DPRAM)
163 */
164#define CFG_INIT_RAM_ADDR CFG_IMMR
165#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
166#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
167#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
168#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
169
170/*-----------------------------------------------------------------------
171 * Start addresses for the final memory configuration
172 * (Set up by the startup code)
173 * Please note that CFG_SDRAM_BASE _must_ start at 0
174 */
175#define CFG_SDRAM_BASE 0x00000000
176#define CFG_FLASH_BASE 0xFF000000
177
178#if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
179#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
180#else
181#define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
182#endif
183#define CFG_MONITOR_BASE 0xFF000000
184#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
185
186/*
187 * For booting Linux, the board info and command line data
188 * have to be in the first 8 MB of memory, since this is
189 * the maximum mapped by the Linux kernel during initialization.
190 */
191#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
192
193/*-----------------------------------------------------------------------
194 * FLASH organization
195 */
196#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
197#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
198#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
199#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
200
201#ifdef CFG_ENV_IS_IN_NVRAM
202#define CFG_ENV_ADDR 0xFA000100
203#define CFG_ENV_SIZE 0x1000
204#else
205#define CFG_ENV_IS_IN_FLASH
206#define CFG_ENV_OFFSET 0x30000 /* Offset of Environment Sector */
207#define CFG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
208#endif
209
wdenk6225c5d2005-01-09 23:33:49 +0000210<<<<<<< RPXlite_DW.h
211#define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
wdenk082acfd2005-01-10 00:01:04 +0000212
wdenk6225c5d2005-01-09 23:33:49 +0000213=======
wdenk30d56fa2004-10-09 22:44:59 +0000214#define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
215
wdenk6225c5d2005-01-09 23:33:49 +0000216>>>>>>> 1.3
wdenke63c8ee2004-06-09 21:04:48 +0000217/*-----------------------------------------------------------------------
218 * Cache Configuration
219 */
220#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
221#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
222#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
223#endif
224
225/*-----------------------------------------------------------------------
226 * SYPCR - System Protection Control 32-bit 12-35
227 * SYPCR can only be written once after reset!
228 *-----------------------------------------------------------------------
229 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
230 */
231#if defined(CONFIG_WATCHDOG)
232#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
233 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
234#else
235#define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
236#endif /* We can get SYPCR: 0xFFFF0689. */
237
238/*-----------------------------------------------------------------------
239 * SIUMCR - SIU Module Configuration 32-bit 12-30
240 *-----------------------------------------------------------------------
241 * PCMCIA config., multi-function pin tri-state
242 */
243#define CFG_SIUMCR (SIUMCR_MLRC10) /* SIUMCR:0x00000800 */
244
245/*---------------------------------------------------------------------
246 * TBSCR - Time Base Status and Control 16-bit 12-16
247 *---------------------------------------------------------------------
248 * Clear Reference Interrupt Status, Timebase freezing enabled
249 */
250#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
251/* TBSCR: 0x00C3 [SAM] */
252
253/*-----------------------------------------------------------------------
254 * RTCSC - Real-Time Clock Status and Control Register 16-bit 12-18
255 *-----------------------------------------------------------------------
256 * [RTC enabled but not stopped on FRZ]
257 */
258#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE) /* RTCSC:0x00C1 */
259
260/*-----------------------------------------------------------------------
261 * PISCR - Periodic Interrupt Status and Control 16-bit 12-23
262 *-----------------------------------------------------------------------
263 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
264 * [Periodic timer enabled,Periodic timer interrupt disable. ]
265 */
266#define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) /* PISCR:0x0083 */
267
268/*-----------------------------------------------------------------------
269 * PLPRCR - PLL, Low-Power, and Reset Control Register 32-bit 5-7
270 *-----------------------------------------------------------------------
271 * Reset PLL lock status sticky bit, timer expired status bit and timer
272 * interrupt status bit
273 */
274/* up to 64 MHz we use a 1:2 clock */
275#if defined(RPXlite_64MHz)
276#define CFG_PLPRCR ( (7 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) /*PLPRCR: 0x00700000. */
277#else
278#define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
279#endif
280
281/*-----------------------------------------------------------------------
282 * SCCR - System Clock and reset Control Register 5-3
283 *-----------------------------------------------------------------------
284 * Set clock output, timebase and RTC source and divider,
285 * power management and some other internal clocks
286 */
287#define SCCR_MASK SCCR_EBDF00
wdenk30d56fa2004-10-09 22:44:59 +0000288/* Up to 48MHz system clock, we use 1:1 SYSTEM/BUS ratio */
289#if defined(RPXlite_64MHz)
wdenke63c8ee2004-06-09 21:04:48 +0000290#define CFG_SCCR ( SCCR_TBS | SCCR_EBDF01 ) /* %%%SCCR:0x02020000 */
wdenk6225c5d2005-01-09 23:33:49 +0000291<<<<<<< RPXlite_DW.h
292#else
293#define CFG_SCCR ( SCCR_TBS | SCCR_EBDF00 ) /* %%%SCCR:0x02000000 */
294#endif
295=======
wdenk30d56fa2004-10-09 22:44:59 +0000296#else
297#define CFG_SCCR ( SCCR_TBS | SCCR_EBDF00 ) /* %%%SCCR:0x02000000 */
298#endif
wdenke63c8ee2004-06-09 21:04:48 +0000299
wdenk6225c5d2005-01-09 23:33:49 +0000300>>>>>>> 1.3
wdenke63c8ee2004-06-09 21:04:48 +0000301/*-----------------------------------------------------------------------
302 * PCMCIA stuff
303 *-----------------------------------------------------------------------
304 */
305#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
306#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
307#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
308#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
309#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
310#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
311#define CFG_PCMCIA_IO_ADDR (0xEC000000)
312#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
313
314/*-----------------------------------------------------------------------
315 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
316 *-----------------------------------------------------------------------
317 */
318#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
319
320#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
321#undef CONFIG_IDE_LED /* LED for ide not supported */
322#undef CONFIG_IDE_RESET /* reset for ide not supported */
323
324#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
325#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
326
327#define CFG_ATA_IDE0_OFFSET 0x0000
328#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
329
330/* Offset for data I/O */
331#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
332
333/* Offset for normal register accesses */
334#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
335
336/* Offset for alternate registers */
337#define CFG_ATA_ALT_OFFSET 0x0100
338
339#define CFG_DER 0
340
341/*
342 * Init Memory Controller:
343 *
344 * BR0 and OR0 (FLASH)
345 */
346#define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base */
347#define CFG_PRELIM_OR_AM 0xFC000000 /* OR addr mask */
348
349/* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 8, ETHR = 0, BIH = 1 */
350#define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_BI)
351#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
352#define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
353
354/*
355 * BR1 and OR1 (SDRAM)
356 *
357 */
358#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
359#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB in system */
360
361/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
362#define CFG_OR_TIMING_SDRAM 0x00000E00
363#define CFG_OR_AM_SDRAM (-(SDRAM_MAX_SIZE & OR_AM_MSK))
364#define CFG_OR1_PRELIM ( CFG_OR_AM_SDRAM | CFG_OR_TIMING_SDRAM )
365#define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
366
367/* RPXlite mem setting */
368#define CFG_BR3_PRELIM 0xFA400001 /* BCSR */
369#define CFG_OR3_PRELIM 0xFF7F8900
370#define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
371#define CFG_OR4_PRELIM 0xFFFE0040
372
373/*
374 * Memory Periodic Timer Prescaler
375 */
376/* periodic timer for refresh */
377#if defined(RPXlite_64MHz)
378#define CFG_MAMR_PTA 32
379#else
380#define CFG_MAMR_PTA 20
381#endif
382
383/*
384 * Refresh clock Prescalar
385 */
386#define CFG_MPTPR MPTPR_PTP_DIV2
387
388/*
389 * MAMR settings for SDRAM
390 */
391
392/* 9 column SDRAM */
393#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
394 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10)
395/* CFG_MAMR_9COL:0x20904000 @ 64MHz */
396
397/*
398 * Internal Definitions
399 *
400 * Boot Flags
401 */
402#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
403#define BOOTFLAG_WARM 0x02 /* Software reboot */
404
405/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
406/* Configuration variable added by yooth. */
407/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
408/*
409 * BCSRx
410 *
411 * Board Status and Control Registers
412 *
413 */
414#define BCSR0 0xFA400000
415#define BCSR1 0xFA400001
416#define BCSR2 0xFA400002
417#define BCSR3 0xFA400003
418
419#define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
420#define BCSR0_ENNVRAM 0x02 /* CS4# Control */
421#define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
422#define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
423#define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
424#define BCSR0_COLTEST 0x20
425#define BCSR0_ETHLPBK 0x40
426#define BCSR0_ETHEN 0x80
427
428#define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
429#define BCSR1_PCVCTL6 0x02
430#define BCSR1_PCVCTL5 0x04
431#define BCSR1_PCVCTL4 0x08
432#define BCSR1_IPB5SEL 0x10
433
434#define BCSR1_SMC1CTS 0x40 /* Added by SAM. */
435#define BCSR1_SMC1TRS 0x80 /* Added by SAM. */
436
437#define BCSR2_ENRTCIRQ 0x01 /* Added by SAM. */
438#define BCSR2_ENBRG1 0x04 /* Added by SAM. */
439
440#define BCSR2_ENPA5HDR 0x08 /* USB Control */
441#define BCSR2_ENUSBCLK 0x10
442#define BCSR2_USBPWREN 0x20
443#define BCSR2_USBSPD 0x40
444#define BCSR2_USBSUSP 0x80
445
446#define BCSR3_BWKAPWR 0x01 /* Changed by SAM. Backup battery situation */
447#define BCSR3_IRQRTC 0x02 /* Changed by SAM. NVRAM Battery */
448#define BCSR3_RDY_BSY 0x04 /* Changed by SAM. Flash Operation */
449#define BCSR3_MPLX_LIN 0x08 /* Changed by SAM. Linear or Multiplexed address Mode */
450
451#define BCSR3_D27 0x10 /* Dip Switch settings */
452#define BCSR3_D26 0x20
453#define BCSR3_D25 0x40
454#define BCSR3_D24 0x80
455
456/*
457 * Environment setting
458 */
459#define CONFIG_ETHADDR 00:10:EC:00:37:5B
460#define CONFIG_IPADDR 172.16.115.7
461#define CONFIG_SERVERIP 172.16.115.6
462#define CONFIG_ROOTPATH /workspace/myfilesystem/target/
463#define CONFIG_BOOTFILE uImage.rpxusb
464
465#endif /* __CONFIG_H */