blob: 3b62449ea5f61ffbe52a7f52f7abd7e2b4406bff [file] [log] [blame]
Jon Loeliger0cde4b02007-04-11 16:50:57 -05001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
Jon Loeliger0cde4b02007-04-11 16:50:57 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger0cde4b02007-04-11 16:50:57 -05005 */
6
7/*
8 * mpc8544ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Wolfgang Denk2ae18242010-10-06 09:05:45 +020014#ifndef CONFIG_SYS_TEXT_BASE
15#define CONFIG_SYS_TEXT_BASE 0xfff80000
16#endif
17
Ed Swarthout837f1ba2007-07-27 01:50:51 -050018#define CONFIG_PCI1 1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040019#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
20#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
21#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050022#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000023#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060024#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050025#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050026
Ed Swarthout837f1ba2007-07-27 01:50:51 -050027#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050028#define CONFIG_ENV_OVERWRITE
Ed Swarthout837f1ba2007-07-27 01:50:51 -050029#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050030
Jon Loeliger0cde4b02007-04-11 16:50:57 -050031#ifndef __ASSEMBLY__
32extern unsigned long get_board_sys_clk(unsigned long dummy);
33#endif
34#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
35
36/*
37 * These can be toggled for performance analysis, otherwise use default.
38 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050039#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050040#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050041
42/*
43 * Only possible on E500 Version 2 or newer cores.
44 */
45#define CONFIG_ENABLE_36BIT_PHYS 1
46
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
48#define CONFIG_SYS_MEMTEST_END 0x00400000
Ed Swarthout837f1ba2007-07-27 01:50:51 -050049#define CONFIG_PANIC_HANG /* do not reset board on panic */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050050
Timur Tabie46fedf2011-08-04 18:03:41 -050051#define CONFIG_SYS_CCSRBAR 0xe0000000
52#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger0cde4b02007-04-11 16:50:57 -050053
Kumar Gala1167a2f2008-08-26 08:02:30 -050054/* DDR Setup */
Kumar Gala1167a2f2008-08-26 08:02:30 -050055#undef CONFIG_FSL_DDR_INTERACTIVE
56#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
57#define CONFIG_DDR_SPD
Jon Loeliger0cde4b02007-04-11 16:50:57 -050058
Dave Liu9b0ad1b2008-10-28 17:53:38 +080059#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala1167a2f2008-08-26 08:02:30 -050060#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
61
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
63#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala1167a2f2008-08-26 08:02:30 -050064#define CONFIG_VERY_BIG_RAM
65
Kumar Gala1167a2f2008-08-26 08:02:30 -050066#define CONFIG_DIMM_SLOTS_PER_CTLR 1
67#define CONFIG_CHIP_SELECTS_PER_CTRL 2
68
69/* I2C addresses of SPD EEPROMs */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050070#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
71
Kumar Gala1167a2f2008-08-26 08:02:30 -050072/* Make sure required options are set */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050073#ifndef CONFIG_SPD_EEPROM
74#error ("CONFIG_SPD_EEPROM is required")
75#endif
76
77#undef CONFIG_CLOCKS_IN_MHZ
78
79/*
80 * Memory map
81 *
82 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
83 *
84 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
85 *
86 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
87 *
88 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
89 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
90 *
91 * Localbus cacheable
92 *
93 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
94 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
95 *
96 * Localbus non-cacheable
97 *
98 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
99 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
100 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
101 *
102 */
103
104/*
105 * Local Bus Definitions
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_BR0_PRELIM 0xff801001
112#define CONFIG_SYS_BR1_PRELIM 0xfe801001
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_OR0_PRELIM 0xff806e65
115#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_FLASH_QUIET_TEST
120#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
121#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
122#undef CONFIG_SYS_FLASH_CHECKSUM
123#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
124#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala81e56e92008-06-09 18:55:38 -0500125#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500126
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200127#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500128
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200129#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_FLASH_CFI
131#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500134
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
136#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
139#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500140
Kim Phillips7608d752007-08-21 17:00:17 -0500141#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500142#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
143#define PIXIS_ID 0x0 /* Board ID at offset 0 */
144#define PIXIS_VER 0x1 /* Board version at offset 1 */
145#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
146#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
147#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
148 * register */
149#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
150#define PIXIS_VCTL 0x10 /* VELA Control Register */
151#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
152#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
153#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500154#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
155#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500156#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
157#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
158#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
159#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Andy Fleming5a8a1632008-08-31 16:33:30 -0500160#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Andy Fleming5a8a1632008-08-31 16:33:30 -0500162#define PIXIS_VSPEED2_TSEC1SER 0x2
163#define PIXIS_VSPEED2_TSEC3SER 0x1
164#define PIXIS_VCFGEN1_TSEC1SER 0x20
165#define PIXIS_VCFGEN1_TSEC3SER 0x40
Liu Yubff188b2008-10-10 11:40:58 +0800166#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
167#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_INIT_RAM_LOCK 1
170#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200171#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500172
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200173#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
177#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500178
179/* Serial Port - controlled on board with jumper J8
180 * open - index 2
181 * shorted - index 1
182 */
183#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_NS16550_SERIAL
185#define CONFIG_SYS_NS16550_REG_SIZE 1
186#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500189 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
192#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500193
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500194/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200195#define CONFIG_SYS_I2C
196#define CONFIG_SYS_I2C_FSL
197#define CONFIG_SYS_FSL_I2C_SPEED 400000
198#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Benjamin Kamath7f25fdc2016-06-29 16:44:38 -0700199#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
Heiko Schocher00f792e2012-10-24 13:48:22 +0200200#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500202
203/*
204 * General PCI
205 * Memory space is mapped 1-1, but I/O space must start from 0.
206 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600207#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600209#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500211
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600212#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600213#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600214#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600216#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600217#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
219#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500220
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500221/* controller 2, Slot 1, tgtid 1, Base address 9000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600222#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600223#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600224#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600225#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600227#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600228#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
230#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500231
232/* controller 1, Slot 2,tgtid 2, Base address a000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600233#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600234#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600235#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600236#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600238#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600239#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
241#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500242
243/* controller 3, direct to uli, tgtid 3, Base address b000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600244#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600245#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600246#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600247#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600249#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
Kumar Gala5f91ef62008-12-02 16:08:37 -0600250#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
252#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600253#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
Kumar Gala10795f42008-12-02 16:08:36 -0600254#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600255#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500257
258#if defined(CONFIG_PCI)
259
Kumar Gala630d9bf2008-07-14 14:07:03 -0500260/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600261#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Kumar Gala630d9bf2008-07-14 14:07:03 -0500262
263/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600264/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala630d9bf2008-07-14 14:07:03 -0500265
266/* video */
Kumar Gala630d9bf2008-07-14 14:07:03 -0500267
268#if defined(CONFIG_VIDEO)
269#define CONFIG_BIOSEMU
Kumar Gala630d9bf2008-07-14 14:07:03 -0500270#define CONFIG_ATI_RADEON_FB
271#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala630d9bf2008-07-14 14:07:03 -0500273#endif
274
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500275#undef CONFIG_EEPRO100
276#undef CONFIG_TULIP
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500277
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500278#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600279 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
280 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500281 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
282#endif
283
284#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500285#define CONFIG_SCSI_AHCI
286
287#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500288#define CONFIG_LIBATA
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500289#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
291#define CONFIG_SYS_SCSI_MAX_LUN 1
292#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
293#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500294#endif /* SCSCI */
295
296#endif /* CONFIG_PCI */
297
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500298#if defined(CONFIG_TSEC_ENET)
299
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500300#define CONFIG_MII 1 /* MII PHY management */
301#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips255a35772007-05-16 16:52:19 -0500302#define CONFIG_TSEC1 1
303#define CONFIG_TSEC1_NAME "eTSEC1"
304#define CONFIG_TSEC3 1
305#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500306
Liu Yubff188b2008-10-10 11:40:58 +0800307#define CONFIG_PIXIS_SGMII_CMD
Andy Fleming652f7c22008-08-31 16:33:28 -0500308#define CONFIG_FSL_SGMII_RISER 1
309#define SGMII_RISER_PHY_OFFSET 0x1c
310
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500311#define TSEC1_PHY_ADDR 0
312#define TSEC3_PHY_ADDR 1
313
Andy Fleming3a790132007-08-15 20:03:25 -0500314#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
315#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
316
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500317#define TSEC1_PHYIDX 0
318#define TSEC3_PHYIDX 0
319
320#define CONFIG_ETHPRIME "eTSEC1"
321
322#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500323#endif /* CONFIG_TSEC_ENET */
324
325/*
326 * Environment
327 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200328#define CONFIG_ENV_IS_IN_FLASH 1
York Sun109f5a22017-06-07 10:12:56 -0700329#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200331#define CONFIG_ENV_ADDR 0xfff80000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500332#else
York Sun109f5a22017-06-07 10:12:56 -0700333#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500334#endif
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200335#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500336
337#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500339
Jon Loeliger2835e512007-06-13 13:22:08 -0500340/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500341 * BOOTP options
342 */
343#define CONFIG_BOOTP_BOOTFILESIZE
344#define CONFIG_BOOTP_BOOTPATH
345#define CONFIG_BOOTP_GATEWAY
346#define CONFIG_BOOTP_HOSTNAME
347
Jon Loeliger659e2f62007-07-10 09:10:49 -0500348/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500349 * Command line configuration.
350 */
Becky Bruce199e2622010-06-17 11:37:25 -0500351#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500352
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500353#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500354 #define CONFIG_CMD_PCI
Simon Glassc649e3c2016-05-01 11:36:02 -0600355 #define CONFIG_SCSI
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500356#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500357
Hongtao Jia86a194b2012-12-20 19:39:53 +0000358/*
359 * USB
360 */
Hongtao Jia86a194b2012-12-20 19:39:53 +0000361
Tom Rini8850c5d2017-05-12 22:33:27 -0400362#ifdef CONFIG_USB_EHCI_HCD
Hongtao Jia86a194b2012-12-20 19:39:53 +0000363#define CONFIG_USB_EHCI_PCI
364#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Hongtao Jia86a194b2012-12-20 19:39:53 +0000365#define CONFIG_PCI_EHCI_DEVICE 0
366#endif
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500367
368#undef CONFIG_WATCHDOG /* watchdog disabled */
369
370/*
371 * Miscellaneous configurable options
372 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500374#define CONFIG_CMDLINE_EDITING /* Command-line editing */
375#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500377#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500379#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500381#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
383#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
384#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500385
386/*
387 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500388 * have to be in the first 64 MB of memory, since this is
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500389 * the maximum mapped by the Linux kernel during initialization.
390 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500391#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
392#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500393
Jon Loeliger2835e512007-06-13 13:22:08 -0500394#if defined(CONFIG_CMD_KGDB)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500395#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500396#endif
397
398/*
399 * Environment Configuration
400 */
401
402/* The mac addresses for all ethernet interface */
403#if defined(CONFIG_TSEC_ENET)
Kumar Galaea5877e2007-08-16 11:01:21 -0500404#define CONFIG_HAS_ETH0
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500405#define CONFIG_HAS_ETH1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500406#endif
407
408#define CONFIG_IPADDR 192.168.1.251
409
410#define CONFIG_HOSTNAME 8544ds_unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000411#define CONFIG_ROOTPATH "/nfs/mpc85xx"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000412#define CONFIG_BOOTFILE "8544ds/uImage.uboot"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500413#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500414
Kumar Gala50c03c82007-11-27 22:42:34 -0600415#define CONFIG_SERVERIP 192.168.1.1
416#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500417#define CONFIG_NETMASK 255.255.0.0
418
419#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
420
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500421#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500422
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500423#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200424"netdev=eth0\0" \
425"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
426"tftpflash=tftpboot $loadaddr $uboot; " \
427 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
428 " +$filesize; " \
429 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
430 " +$filesize; " \
431 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
432 " $filesize; " \
433 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
434 " +$filesize; " \
435 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
436 " $filesize\0" \
437"consoledev=ttyS0\0" \
438"ramdiskaddr=2000000\0" \
439"ramdiskfile=8544ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500440"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200441"fdtfile=8544ds/mpc8544ds.dtb\0" \
442"bdev=sda3\0"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500443
444#define CONFIG_NFSBOOTCOMMAND \
445 "setenv bootargs root=/dev/nfs rw " \
446 "nfsroot=$serverip:$rootpath " \
447 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
448 "console=$consoledev,$baudrate $othbootargs;" \
449 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600450 "tftp $fdtaddr $fdtfile;" \
451 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500452
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500453#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500454 "setenv bootargs root=/dev/ram rw " \
455 "console=$consoledev,$baudrate $othbootargs;" \
456 "tftp $ramdiskaddr $ramdiskfile;" \
457 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600458 "tftp $fdtaddr $fdtfile;" \
459 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500460
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500461#define CONFIG_BOOTCOMMAND \
462 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500463 "console=$consoledev,$baudrate $othbootargs;" \
464 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600465 "tftp $fdtaddr $fdtfile;" \
466 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500467
468#endif /* __CONFIG_H */