blob: 2aa3b4df15f9eee186c225450df9ddb05f0e7eb6 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeligerd9b94f22005-07-25 14:05:07 -05002/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05004 */
5
6/*
7 * mpc8548cds board configuration file
8 *
9 * Please refer to doc/README.mpc85xxcds for more info.
10 *
11 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Kumar Gala8b47d7e2011-01-04 17:57:59 -060015#define CONFIG_SYS_SRIO
16#define CONFIG_SRIO1 /* SRIO port 1 */
17
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050018#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040019#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050020#undef CONFIG_PCI2
21#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000022#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060023#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050024#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050025
Jon Loeligerd9b94f22005-07-25 14:05:07 -050026#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050027#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050028
Jon Loeliger25eedb22008-03-19 15:02:07 -050029#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050030
Jon Loeligerd9b94f22005-07-25 14:05:07 -050031#ifndef __ASSEMBLY__
32extern unsigned long get_clock_freq(void);
33#endif
34#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
35
36/*
37 * These can be toggled for performance analysis, otherwise use default.
38 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050039#define CONFIG_L2_CACHE /* toggle L2 cache */
40#define CONFIG_BTB /* toggle branch predition */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050041
42/*
43 * Only possible on E500 Version 2 or newer cores.
44 */
45#define CONFIG_ENABLE_36BIT_PHYS 1
46
chenhui zhaob76aef62011-10-13 13:41:00 +080047#ifdef CONFIG_PHYS_64BIT
48#define CONFIG_ADDR_MAP
49#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
50#endif
51
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
53#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050054
Timur Tabie46fedf2011-08-04 18:03:41 -050055#define CONFIG_SYS_CCSRBAR 0xe0000000
56#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050057
Jon Loeligere31d2c12008-03-18 13:51:06 -050058/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050059#undef CONFIG_FSL_DDR_INTERACTIVE
60#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
61#define CONFIG_DDR_SPD
Jon Loeligere31d2c12008-03-18 13:51:06 -050062
chenhui zhao867b06f2011-09-06 16:41:19 +000063#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080064#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -050065#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
66
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
68#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050069
Jon Loeligere31d2c12008-03-18 13:51:06 -050070#define CONFIG_DIMM_SLOTS_PER_CTLR 1
71#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050072
Jon Loeligere31d2c12008-03-18 13:51:06 -050073/* I2C addresses of SPD EEPROMs */
74#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
75
76/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050077#ifndef CONFIG_SPD_EEPROM
78#error ("CONFIG_SPD_EEPROM is required")
79#endif
80
81#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaofff80972011-10-13 13:40:59 +080082/*
83 * Physical Address Map
84 *
85 * 32bit:
86 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
87 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
88 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
89 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
90 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
91 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
92 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
93 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
94 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
95 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
96 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
97 *
chenhui zhaob76aef62011-10-13 13:41:00 +080098 * 36bit:
99 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
100 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
101 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
102 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
103 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
104 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
105 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
106 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
107 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
108 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
109 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
110 *
chenhui zhaofff80972011-10-13 13:40:59 +0800111 */
112
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500113/*
114 * Local Bus Definitions
115 */
116
117/*
118 * FLASH on the Local Bus
119 * Two banks, 8M each, using the CFI driver.
120 * Boot from BR0/OR0 bank at 0xff00_0000
121 * Alternate BR1/OR1 bank at 0xff80_0000
122 *
123 * BR0, BR1:
124 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
125 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
126 * Port Size = 16 bits = BRx[19:20] = 10
127 * Use GPCM = BRx[24:26] = 000
128 * Valid = BRx[31] = 1
129 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500130 * 0 4 8 12 16 20 24 28
131 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
132 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500133 *
134 * OR0, OR1:
135 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
136 * Reserved ORx[17:18] = 11, confusion here?
137 * CSNT = ORx[20] = 1
138 * ACS = half cycle delay = ORx[21:22] = 11
139 * SCY = 6 = ORx[24:27] = 0110
140 * TRLX = use relaxed timing = ORx[29] = 1
141 * EAD = use external address latch delay = OR[31] = 1
142 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500143 * 0 4 8 12 16 20 24 28
144 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500145 */
146
chenhui zhaofff80972011-10-13 13:40:59 +0800147#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800148#ifdef CONFIG_PHYS_64BIT
149#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
150#else
chenhui zhaofff80972011-10-13 13:40:59 +0800151#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800152#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500153
chenhui zhaofff80972011-10-13 13:40:59 +0800154#define CONFIG_SYS_BR0_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000155 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaofff80972011-10-13 13:40:59 +0800156#define CONFIG_SYS_BR1_PRELIM \
157 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_OR0_PRELIM 0xff806e65
160#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500161
chenhui zhaofff80972011-10-13 13:40:59 +0800162#define CONFIG_SYS_FLASH_BANKS_LIST \
163 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
165#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
166#undef CONFIG_SYS_FLASH_CHECKSUM
167#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
168#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500169
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200170#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500171
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200172#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_CFI
174#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500175
chenhui zhao867b06f2011-09-06 16:41:19 +0000176#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500177
178/*
179 * SDRAM on the Local Bus
180 */
chenhui zhaofff80972011-10-13 13:40:59 +0800181#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800182#ifdef CONFIG_PHYS_64BIT
183#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
184#else
chenhui zhaofff80972011-10-13 13:40:59 +0800185#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800186#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500188
189/*
190 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500192 *
193 * For BR2, need:
194 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
195 * port-size = 32-bits = BR2[19:20] = 11
196 * no parity checking = BR2[21:22] = 00
197 * SDRAM for MSEL = BR2[24:26] = 011
198 * Valid = BR[31] = 1
199 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500200 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500201 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
202 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500204 * FIXME: the top 17 bits of BR2.
205 */
206
chenhui zhaofff80972011-10-13 13:40:59 +0800207#define CONFIG_SYS_BR2_PRELIM \
208 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
209 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500210
211/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500213 *
214 * For OR2, need:
215 * 64MB mask for AM, OR2[0:7] = 1111 1100
216 * XAM, OR2[17:18] = 11
217 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500218 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500219 * EAD set for extra time OR[31] = 1
220 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500221 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500222 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
223 */
224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
228#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
229#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
230#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500231
232/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500233 * Common settings for all Local Bus SDRAM commands.
234 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500235 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500236 * is OR'ed in too.
237 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500238#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
239 | LSDMR_PRETOACT7 \
240 | LSDMR_ACTTORW7 \
241 | LSDMR_BL8 \
242 | LSDMR_WRC4 \
243 | LSDMR_CL3 \
244 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500245 )
246
247/*
248 * The CADMUS registers are connected to CS3 on CDS.
249 * The new memory map places CADMUS at 0xf8000000.
250 *
251 * For BR3, need:
252 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
253 * port-size = 8-bits = BR[19:20] = 01
254 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500255 * GPMC for MSEL = BR[24:26] = 000
256 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500257 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500258 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500259 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
260 *
261 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500262 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500263 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500264 * CSNT OR[20] = 1
265 * ACS OR[21:22] = 11
266 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500267 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500268 * SETA OR[28] = 0
269 * TRLX OR[29] = 1
270 * EHTR OR[30] = 1
271 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500272 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500273 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500274 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
275 */
276
Jon Loeliger25eedb22008-03-19 15:02:07 -0500277#define CONFIG_FSL_CADMUS
278
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500279#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800280#ifdef CONFIG_PHYS_64BIT
281#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
282#else
chenhui zhaofff80972011-10-13 13:40:59 +0800283#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800284#endif
chenhui zhaofff80972011-10-13 13:40:59 +0800285#define CONFIG_SYS_BR3_PRELIM \
286 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_INIT_RAM_LOCK 1
290#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200291#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500292
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200293#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500295
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao867b06f2011-09-06 16:41:19 +0000297#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500298
299/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_NS16550_SERIAL
301#define CONFIG_SYS_NS16550_REG_SIZE 1
302#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500305 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
306
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
308#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500309
Jon Loeliger20476722006-10-20 15:50:15 -0500310/*
311 * I2C
312 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200313#define CONFIG_SYS_I2C
314#define CONFIG_SYS_I2C_FSL
315#define CONFIG_SYS_FSL_I2C_SPEED 400000
316#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
317#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
318#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500319
Timur Tabie8d18542008-07-18 16:52:23 +0200320/* EEPROM */
321#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_I2C_EEPROM_CCID
323#define CONFIG_SYS_ID_EEPROM
324#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
325#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200326
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500327/*
328 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300329 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500330 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600331#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800332#ifdef CONFIG_PHYS_64BIT
333#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
334#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
335#else
Kumar Gala10795f42008-12-02 16:08:36 -0600336#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600337#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800338#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600340#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600341#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800342#ifdef CONFIG_PHYS_64BIT
343#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
344#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800346#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500348
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500349#ifdef CONFIG_PCIE1
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600350#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600351#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800352#ifdef CONFIG_PHYS_64BIT
353#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
354#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
355#else
Kumar Gala10795f42008-12-02 16:08:36 -0600356#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600357#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800358#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600360#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600361#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800362#ifdef CONFIG_PHYS_64BIT
363#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
364#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800366#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500368#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800369
370/*
371 * RapidIO MMU
372 */
chenhui zhaofff80972011-10-13 13:40:59 +0800373#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800374#ifdef CONFIG_PHYS_64BIT
375#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
376#else
chenhui zhaofff80972011-10-13 13:40:59 +0800377#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800378#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600379#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500380
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700381#ifdef CONFIG_LEGACY
382#define BRIDGE_ID 17
383#define VIA_ID 2
384#else
385#define BRIDGE_ID 28
386#define VIA_ID 4
387#endif
388
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500389#if defined(CONFIG_PCI)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500390#undef CONFIG_EEPRO100
391#undef CONFIG_TULIP
392
chenhui zhao867b06f2011-09-06 16:41:19 +0000393#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500394
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500395#endif /* CONFIG_PCI */
396
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500397#if defined(CONFIG_TSEC_ENET)
398
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500399#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500400#define CONFIG_TSEC1 1
401#define CONFIG_TSEC1_NAME "eTSEC0"
402#define CONFIG_TSEC2 1
403#define CONFIG_TSEC2_NAME "eTSEC1"
404#define CONFIG_TSEC3 1
405#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500406#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500407#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500408#undef CONFIG_MPC85XX_FEC
409
410#define TSEC1_PHY_ADDR 0
411#define TSEC2_PHY_ADDR 1
412#define TSEC3_PHY_ADDR 2
413#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500414
415#define TSEC1_PHYIDX 0
416#define TSEC2_PHYIDX 0
417#define TSEC3_PHYIDX 0
418#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500419#define TSEC1_FLAGS TSEC_GIGABIT
420#define TSEC2_FLAGS TSEC_GIGABIT
421#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
422#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500423
424/* Options are: eTSEC[0-3] */
425#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500426#endif /* CONFIG_TSEC_ENET */
427
428/*
429 * Environment
430 */
chenhui zhao867b06f2011-09-06 16:41:19 +0000431#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
432#define CONFIG_ENV_ADDR 0xfff80000
433#else
434#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
435#endif
436#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200437#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500438
439#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500441
Jon Loeliger2835e512007-06-13 13:22:08 -0500442/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500443 * BOOTP options
444 */
445#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500446
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500447#undef CONFIG_WATCHDOG /* watchdog disabled */
448
449/*
450 * Miscellaneous configurable options
451 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200452#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500453
454/*
455 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500456 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500457 * the maximum mapped by the Linux kernel during initialization.
458 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500459#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
460#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500461
Jon Loeliger2835e512007-06-13 13:22:08 -0500462#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500463#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500464#endif
465
466/*
467 * Environment Configuration
468 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500469#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500470#define CONFIG_HAS_ETH0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500471#define CONFIG_HAS_ETH1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500472#define CONFIG_HAS_ETH2
Andy Fleming09f3e092006-09-13 10:34:18 -0500473#define CONFIG_HAS_ETH3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500474#endif
475
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500476#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500477
Mario Six5bc05432018-03-28 14:38:20 +0200478#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000479#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000480#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500481#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500482
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500483#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500484#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500485#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500486
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500487#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500488
chenhui zhao867b06f2011-09-06 16:41:19 +0000489#define CONFIG_EXTRA_ENV_SETTINGS \
490 "hwconfig=fsl_ddr:ecc=off\0" \
491 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200492 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000493 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200494 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
495 " +$filesize; " \
496 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
497 " +$filesize; " \
498 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
499 " $filesize; " \
500 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
501 " +$filesize; " \
502 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
503 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000504 "consoledev=ttyS1\0" \
505 "ramdiskaddr=2000000\0" \
506 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500507 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000508 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500509
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500510#define CONFIG_NFSBOOTCOMMAND \
511 "setenv bootargs root=/dev/nfs rw " \
512 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500513 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500514 "console=$consoledev,$baudrate $othbootargs;" \
515 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500516 "tftp $fdtaddr $fdtfile;" \
517 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500518
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500519#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500520 "setenv bootargs root=/dev/ram rw " \
521 "console=$consoledev,$baudrate $othbootargs;" \
522 "tftp $ramdiskaddr $ramdiskfile;" \
523 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500524 "tftp $fdtaddr $fdtfile;" \
525 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500526
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500527#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500528
529#endif /* __CONFIG_H */