blob: 87d8cf537415e14a8c4994e1ed705fe49a6e2e45 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hudd029362016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Mingkai Hudd029362016-09-07 18:47:28 +08004 */
5
6#ifndef __LS1046ARDB_H__
7#define __LS1046ARDB_H__
8
9#include "ls1046a_common.h"
10
Mingkai Hudd029362016-09-07 18:47:28 +080011#define CONFIG_SYS_CLK_FREQ 100000000
12#define CONFIG_DDR_CLK_FREQ 100000000
13
14#define CONFIG_LAYERSCAPE_NS_ACCESS
15#define CONFIG_MISC_INIT_R
16
17#define CONFIG_DIMM_SLOTS_PER_CTLR 1
18/* Physical Memory Map */
19#define CONFIG_CHIP_SELECTS_PER_CTRL 4
20#define CONFIG_NR_DRAM_BANKS 2
21
22#define CONFIG_DDR_SPD
23#define SPD_EEPROM_ADDRESS 0x51
24#define CONFIG_SYS_SPD_BUS_NUM 0
25
26#define CONFIG_DDR_ECC
27#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
28#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
29#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080030#ifndef CONFIG_SPL
Mingkai Hudd029362016-09-07 18:47:28 +080031#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080032#endif
Mingkai Hudd029362016-09-07 18:47:28 +080033
Mingkai Hudd029362016-09-07 18:47:28 +080034#ifdef CONFIG_SD_BOOT
York Sun038b9652018-06-26 14:48:29 -070035#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1046ardb/ls1046ardb_pbi.cfg
Mingkai Hudd029362016-09-07 18:47:28 +080036#ifdef CONFIG_EMMC_BOOT
37#define CONFIG_SYS_FSL_PBL_RCW \
38 board/freescale/ls1046ardb/ls1046ardb_rcw_emmc.cfg
39#else
40#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1046ardb/ls1046ardb_rcw_sd.cfg
41#endif
York Sun038b9652018-06-26 14:48:29 -070042#elif defined(CONFIG_QSPI_BOOT)
43#define CONFIG_SYS_FSL_PBL_RCW \
44 board/freescale/ls1046ardb/ls1046ardb_rcw_qspi.cfg
45#define CONFIG_SYS_FSL_PBL_PBI \
46 board/freescale/ls1046ardb/ls1046ardb_qspi_pbi.cfg
47#define CONFIG_SYS_UBOOT_BASE 0x40100000
48#define CONFIG_SYS_SPL_ARGS_ADDR 0x90000000
Mingkai Hudd029362016-09-07 18:47:28 +080049#endif
50
Sumit Garga52ff332017-03-30 09:53:13 +053051#ifndef SPL_NO_IFC
Mingkai Hudd029362016-09-07 18:47:28 +080052/* IFC */
53#define CONFIG_FSL_IFC
Mingkai Hudd029362016-09-07 18:47:28 +080054/*
55 * NAND Flash Definitions
56 */
57#define CONFIG_NAND_FSL_IFC
Sumit Garga52ff332017-03-30 09:53:13 +053058#endif
Mingkai Hudd029362016-09-07 18:47:28 +080059
60#define CONFIG_SYS_NAND_BASE 0x7e800000
61#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
62
63#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
64#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
65 | CSPR_PORT_SIZE_8 \
66 | CSPR_MSEL_NAND \
67 | CSPR_V)
68#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
69#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
70 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
71 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
72 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
73 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
74 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
75 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
76
77#define CONFIG_SYS_NAND_ONFI_DETECTION
78
79#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
80 FTIM0_NAND_TWP(0x18) | \
81 FTIM0_NAND_TWCHT(0x7) | \
82 FTIM0_NAND_TWH(0xa))
83#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
84 FTIM1_NAND_TWBE(0x39) | \
85 FTIM1_NAND_TRR(0xe) | \
86 FTIM1_NAND_TRP(0x18))
87#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
88 FTIM2_NAND_TREH(0xa) | \
89 FTIM2_NAND_TWHRE(0x1e))
90#define CONFIG_SYS_NAND_FTIM3 0x0
91
92#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
93#define CONFIG_SYS_MAX_NAND_DEVICE 1
94#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Hudd029362016-09-07 18:47:28 +080095
96#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
97
98/*
99 * CPLD
100 */
101#define CONFIG_SYS_CPLD_BASE 0x7fb00000
102#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
103
104#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
105#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
106 CSPR_PORT_SIZE_8 | \
107 CSPR_MSEL_GPCM | \
108 CSPR_V)
109#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
110#define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
111
112/* CPLD Timing parameters for IFC GPCM */
113#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
114 FTIM0_GPCM_TEADC(0x0e) | \
115 FTIM0_GPCM_TEAHC(0x0e))
116#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
117 FTIM1_GPCM_TRAD(0x3f))
118#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
119 FTIM2_GPCM_TCH(0xf) | \
120 FTIM2_GPCM_TWP(0x3E))
121#define CONFIG_SYS_CPLD_FTIM3 0x0
122
123/* IFC Timing Params */
124#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
125#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
126#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
127#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
128#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
129#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
130#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
131#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
132
133#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
134#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
135#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
136#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
137#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
138#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
139#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
140#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
141
142/* EEPROM */
143#define CONFIG_ID_EEPROM
144#define CONFIG_SYS_I2C_EEPROM_NXID
145#define CONFIG_SYS_EEPROM_BUS_NUM 0
146#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
147#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
148#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
149#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
150#define I2C_RETIMER_ADDR 0x18
151
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +0800152/* PMIC */
153#define CONFIG_POWER
154#ifdef CONFIG_POWER
155#define CONFIG_POWER_I2C
156#endif
157
Mingkai Hudd029362016-09-07 18:47:28 +0800158/*
159 * Environment
160 */
Sumit Garga52ff332017-03-30 09:53:13 +0530161#ifndef SPL_NO_ENV
Mingkai Hudd029362016-09-07 18:47:28 +0800162#define CONFIG_ENV_OVERWRITE
Sumit Garga52ff332017-03-30 09:53:13 +0530163#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800164
165#if defined(CONFIG_SD_BOOT)
Mingkai Hudd029362016-09-07 18:47:28 +0800166#define CONFIG_SYS_MMC_ENV_DEV 0
Alison Wang8104deb2017-05-16 10:45:59 +0800167#define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
Mingkai Hudd029362016-09-07 18:47:28 +0800168#define CONFIG_ENV_SIZE 0x2000
169#else
Mingkai Hudd029362016-09-07 18:47:28 +0800170#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Alison Wang8104deb2017-05-16 10:45:59 +0800171#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
Mingkai Hudd029362016-09-07 18:47:28 +0800172#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256KB */
173#endif
174
York Sun99b47c22017-04-25 08:39:51 -0700175#define AQR105_IRQ_MASK 0x80000000
Mingkai Hudd029362016-09-07 18:47:28 +0800176/* FMan */
Sumit Garga52ff332017-03-30 09:53:13 +0530177#ifndef SPL_NO_FMAN
York Sun99b47c22017-04-25 08:39:51 -0700178
179#ifdef CONFIG_NET
York Sun99b47c22017-04-25 08:39:51 -0700180#define CONFIG_PHY_REALTEK
181#endif
182
Mingkai Hudd029362016-09-07 18:47:28 +0800183#ifdef CONFIG_SYS_DPAA_FMAN
184#define CONFIG_FMAN_ENET
Mingkai Hudd029362016-09-07 18:47:28 +0800185#define CONFIG_PHY_AQUANTIA
York Sun99b47c22017-04-25 08:39:51 -0700186#define CONFIG_PHYLIB_10G
Mingkai Hudd029362016-09-07 18:47:28 +0800187#define RGMII_PHY1_ADDR 0x1
188#define RGMII_PHY2_ADDR 0x2
189
190#define SGMII_PHY1_ADDR 0x3
191#define SGMII_PHY2_ADDR 0x4
192
193#define FM1_10GEC1_PHY_ADDR 0x0
194
Prabhakar Kushwaha4ace3042017-11-23 16:51:48 +0530195#define FDT_SEQ_MACADDR_FROM_ENV
196
Mingkai Hudd029362016-09-07 18:47:28 +0800197#define CONFIG_ETHPRIME "FM1@DTSEC3"
198#endif
York Sun99b47c22017-04-25 08:39:51 -0700199
Sumit Garga52ff332017-03-30 09:53:13 +0530200#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800201
202/* QSPI device */
Sumit Garga52ff332017-03-30 09:53:13 +0530203#ifndef SPL_NO_QSPI
Mingkai Hudd029362016-09-07 18:47:28 +0800204#ifdef CONFIG_FSL_QSPI
205#define CONFIG_SPI_FLASH_SPANSION
206#define FSL_QSPI_FLASH_SIZE (1 << 26)
207#define FSL_QSPI_FLASH_NUM 2
Mingkai Hudd029362016-09-07 18:47:28 +0800208#endif
Sumit Garga52ff332017-03-30 09:53:13 +0530209#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800210
Sumit Garga52ff332017-03-30 09:53:13 +0530211#ifndef SPL_NO_MISC
Qianyu Gong8de227e2017-06-15 11:10:09 +0800212#undef CONFIG_BOOTCOMMAND
Shengzhou Liuaab2ef92017-11-09 17:57:56 +0800213#if defined(CONFIG_QSPI_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530214#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
215 "env exists secureboot && esbc_halt;;"
Shengzhou Liuaab2ef92017-11-09 17:57:56 +0800216#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530217#define CONFIG_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
218 "env exists secureboot && esbc_halt;"
Shengzhou Liuaab2ef92017-11-09 17:57:56 +0800219#endif
Sumit Garga52ff332017-03-30 09:53:13 +0530220#endif
Mingkai Hudd029362016-09-07 18:47:28 +0800221
Vinitha Pillai-B57223f7244f22017-03-23 13:48:18 +0530222#include <asm/fsl_secure_boot.h>
223
Mingkai Hudd029362016-09-07 18:47:28 +0800224#endif /* __LS1046ARDB_H__ */