blob: 43f7919b04cb0373c8f529dd606dd6bb660452b8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +00002/*
3 * (C) Copyright 2000-2002
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * (C) Copyright 2002 (440 port)
7 * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
8 *
9 * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
10 * Xianghua Xiao (X.Xiao@motorola.com)
wdenk42d1f032003-10-15 23:53:47 +000011 */
12
13#include <common.h>
Simon Glassc30b7ad2019-11-14 12:57:41 -070014#include <irq_func.h>
Simon Glass049f8d62019-12-28 10:44:59 -070015#include <time.h>
wdenk42d1f032003-10-15 23:53:47 +000016#include <watchdog.h>
17#include <command.h>
18#include <asm/processor.h>
Timur Tabi05f6f662009-08-20 17:41:11 -050019#include <asm/io.h>
John Schmollercc1dd332011-03-10 16:09:26 -060020#ifdef CONFIG_POST
21#include <post.h>
22#endif
wdenk42d1f032003-10-15 23:53:47 +000023
Tom Rinideff9b12017-08-13 22:44:37 -040024void interrupt_init_cpu(unsigned *decrementer_count)
wdenk42d1f032003-10-15 23:53:47 +000025{
Kim Phillips680c6132010-08-09 18:39:57 -050026 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
wdenk343117b2005-05-13 22:49:36 +000027
John Schmollercc1dd332011-03-10 16:09:26 -060028#ifdef CONFIG_POST
29 /*
30 * The POST word is stored in the PIC's TFRR register which gets
31 * cleared when the PIC is reset. Save it off so we can restore it
32 * later.
33 */
34 ulong post_word = post_word_load();
35#endif
36
Timur Tabi05f6f662009-08-20 17:41:11 -050037 out_be32(&pic->gcr, MPC85xx_PICGCR_RST);
38 while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST)
Kumar Gala9cff4442008-08-19 14:46:36 -050039 ;
Timur Tabi05f6f662009-08-20 17:41:11 -050040 out_be32(&pic->gcr, MPC85xx_PICGCR_M);
41 in_be32(&pic->gcr);
Kumar Gala9cff4442008-08-19 14:46:36 -050042
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043 *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
Kumar Gala9cff4442008-08-19 14:46:36 -050044
45 /* PIE is same as DIE, dec interrupt enable */
Boschung, Rainer3345d182014-06-03 09:05:12 +020046 mtspr(SPRN_TCR, mfspr(SPRN_TCR) | TCR_PIE);
Andy Fleming61a21e92007-08-14 01:34:21 -050047
48#ifdef CONFIG_INTERRUPTS
Andy Fleming534ea6b2008-02-27 15:50:50 -060049 pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070050 debug("iivpr1@%x = %x\n", (uint)&pic->iivpr1, pic->iivpr1);
Andy Fleming61a21e92007-08-14 01:34:21 -050051
52 pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070053 debug("iivpr2@%x = %x\n", (uint)&pic->iivpr2, pic->iivpr2);
Andy Fleming61a21e92007-08-14 01:34:21 -050054
55 pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070056 debug("iivpr3@%x = %x\n", (uint)&pic->iivpr3, pic->iivpr3);
Andy Fleming61a21e92007-08-14 01:34:21 -050057
58#ifdef CONFIG_PCI1
59 pic->iivpr8 = 0x810008; /* enable pci1 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070060 debug("iivpr8@%x = %x\n", (uint)&pic->iivpr8, pic->iivpr8);
Andy Fleming61a21e92007-08-14 01:34:21 -050061#endif
62#if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
63 pic->iivpr9 = 0x810009; /* enable pci1 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070064 debug("iivpr9@%x = %x\n", (uint)&pic->iivpr9, pic->iivpr9);
Andy Fleming61a21e92007-08-14 01:34:21 -050065#endif
66#ifdef CONFIG_PCIE1
67 pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070068 debug("iivpr10@%x = %x\n", (uint)&pic->iivpr10, pic->iivpr10);
Andy Fleming61a21e92007-08-14 01:34:21 -050069#endif
70#ifdef CONFIG_PCIE3
71 pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */
Andrew Klossner52514692008-08-21 07:12:26 -070072 debug("iivpr11@%x = %x\n", (uint)&pic->iivpr11, pic->iivpr11);
Andy Fleming61a21e92007-08-14 01:34:21 -050073#endif
74
75 pic->ctpr=0; /* 40080 clear current task priority register */
76#endif
77
John Schmollercc1dd332011-03-10 16:09:26 -060078#ifdef CONFIG_POST
79 post_word_store(post_word);
80#endif
wdenk42d1f032003-10-15 23:53:47 +000081}
82
Kumar Gala9cff4442008-08-19 14:46:36 -050083/* Install and free a interrupt handler. Not implemented yet. */
wdenk42d1f032003-10-15 23:53:47 +000084
85void
86irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
87{
88 return;
89}
90
91void
92irq_free_handler(int vec)
93{
94 return;
95}
96
Kumar Gala9cff4442008-08-19 14:46:36 -050097void timer_interrupt_cpu(struct pt_regs *regs)
wdenk42d1f032003-10-15 23:53:47 +000098{
Kumar Gala9cff4442008-08-19 14:46:36 -050099 /* PIS is same as DIS, dec interrupt status */
wdenk343117b2005-05-13 22:49:36 +0000100 mtspr(SPRN_TSR, TSR_PIS);
wdenk42d1f032003-10-15 23:53:47 +0000101}
102
Jon Loeliger44312832007-07-09 19:06:00 -0500103#if defined(CONFIG_CMD_IRQ)
Kumar Gala9cff4442008-08-19 14:46:36 -0500104/* irqinfo - print information about PCI devices,not implemented. */
Simon Glass09140112020-05-10 11:40:03 -0600105int do_irqinfo(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[])
wdenk42d1f032003-10-15 23:53:47 +0000106{
wdenk42d1f032003-10-15 23:53:47 +0000107 return 0;
108}
Jon Loeliger44312832007-07-09 19:06:00 -0500109#endif