Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2000-2002 |
| 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 5 | * |
| 6 | * (C) Copyright 2002 (440 port) |
| 7 | * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com |
| 8 | * |
| 9 | * (C) Copyright 2003 Motorola Inc. (MPC85xx port) |
| 10 | * Xianghua Xiao (X.Xiao@motorola.com) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | #include <common.h> |
Simon Glass | c30b7ad | 2019-11-14 12:57:41 -0700 | [diff] [blame] | 14 | #include <irq_func.h> |
Simon Glass | 049f8d6 | 2019-12-28 10:44:59 -0700 | [diff] [blame] | 15 | #include <time.h> |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 16 | #include <watchdog.h> |
| 17 | #include <command.h> |
| 18 | #include <asm/processor.h> |
Timur Tabi | 05f6f66 | 2009-08-20 17:41:11 -0500 | [diff] [blame] | 19 | #include <asm/io.h> |
John Schmoller | cc1dd33 | 2011-03-10 16:09:26 -0600 | [diff] [blame] | 20 | #ifdef CONFIG_POST |
| 21 | #include <post.h> |
| 22 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 23 | |
Tom Rini | deff9b1 | 2017-08-13 22:44:37 -0400 | [diff] [blame] | 24 | void interrupt_init_cpu(unsigned *decrementer_count) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 25 | { |
Kim Phillips | 680c613 | 2010-08-09 18:39:57 -0500 | [diff] [blame] | 26 | ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR; |
wdenk | 343117b | 2005-05-13 22:49:36 +0000 | [diff] [blame] | 27 | |
John Schmoller | cc1dd33 | 2011-03-10 16:09:26 -0600 | [diff] [blame] | 28 | #ifdef CONFIG_POST |
| 29 | /* |
| 30 | * The POST word is stored in the PIC's TFRR register which gets |
| 31 | * cleared when the PIC is reset. Save it off so we can restore it |
| 32 | * later. |
| 33 | */ |
| 34 | ulong post_word = post_word_load(); |
| 35 | #endif |
| 36 | |
Timur Tabi | 05f6f66 | 2009-08-20 17:41:11 -0500 | [diff] [blame] | 37 | out_be32(&pic->gcr, MPC85xx_PICGCR_RST); |
| 38 | while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST) |
Kumar Gala | 9cff444 | 2008-08-19 14:46:36 -0500 | [diff] [blame] | 39 | ; |
Timur Tabi | 05f6f66 | 2009-08-20 17:41:11 -0500 | [diff] [blame] | 40 | out_be32(&pic->gcr, MPC85xx_PICGCR_M); |
| 41 | in_be32(&pic->gcr); |
Kumar Gala | 9cff444 | 2008-08-19 14:46:36 -0500 | [diff] [blame] | 42 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 43 | *decrementer_count = get_tbclk() / CONFIG_SYS_HZ; |
Kumar Gala | 9cff444 | 2008-08-19 14:46:36 -0500 | [diff] [blame] | 44 | |
| 45 | /* PIE is same as DIE, dec interrupt enable */ |
Boschung, Rainer | 3345d18 | 2014-06-03 09:05:12 +0200 | [diff] [blame] | 46 | mtspr(SPRN_TCR, mfspr(SPRN_TCR) | TCR_PIE); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 47 | |
| 48 | #ifdef CONFIG_INTERRUPTS |
Andy Fleming | 534ea6b | 2008-02-27 15:50:50 -0600 | [diff] [blame] | 49 | pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */ |
Andrew Klossner | 5251469 | 2008-08-21 07:12:26 -0700 | [diff] [blame] | 50 | debug("iivpr1@%x = %x\n", (uint)&pic->iivpr1, pic->iivpr1); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 51 | |
| 52 | pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */ |
Andrew Klossner | 5251469 | 2008-08-21 07:12:26 -0700 | [diff] [blame] | 53 | debug("iivpr2@%x = %x\n", (uint)&pic->iivpr2, pic->iivpr2); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 54 | |
| 55 | pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */ |
Andrew Klossner | 5251469 | 2008-08-21 07:12:26 -0700 | [diff] [blame] | 56 | debug("iivpr3@%x = %x\n", (uint)&pic->iivpr3, pic->iivpr3); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 57 | |
| 58 | #ifdef CONFIG_PCI1 |
| 59 | pic->iivpr8 = 0x810008; /* enable pci1 interrupts */ |
Andrew Klossner | 5251469 | 2008-08-21 07:12:26 -0700 | [diff] [blame] | 60 | debug("iivpr8@%x = %x\n", (uint)&pic->iivpr8, pic->iivpr8); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 61 | #endif |
| 62 | #if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2) |
| 63 | pic->iivpr9 = 0x810009; /* enable pci1 interrupts */ |
Andrew Klossner | 5251469 | 2008-08-21 07:12:26 -0700 | [diff] [blame] | 64 | debug("iivpr9@%x = %x\n", (uint)&pic->iivpr9, pic->iivpr9); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 65 | #endif |
| 66 | #ifdef CONFIG_PCIE1 |
| 67 | pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */ |
Andrew Klossner | 5251469 | 2008-08-21 07:12:26 -0700 | [diff] [blame] | 68 | debug("iivpr10@%x = %x\n", (uint)&pic->iivpr10, pic->iivpr10); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 69 | #endif |
| 70 | #ifdef CONFIG_PCIE3 |
| 71 | pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */ |
Andrew Klossner | 5251469 | 2008-08-21 07:12:26 -0700 | [diff] [blame] | 72 | debug("iivpr11@%x = %x\n", (uint)&pic->iivpr11, pic->iivpr11); |
Andy Fleming | 61a21e9 | 2007-08-14 01:34:21 -0500 | [diff] [blame] | 73 | #endif |
| 74 | |
| 75 | pic->ctpr=0; /* 40080 clear current task priority register */ |
| 76 | #endif |
| 77 | |
John Schmoller | cc1dd33 | 2011-03-10 16:09:26 -0600 | [diff] [blame] | 78 | #ifdef CONFIG_POST |
| 79 | post_word_store(post_word); |
| 80 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 81 | } |
| 82 | |
Kumar Gala | 9cff444 | 2008-08-19 14:46:36 -0500 | [diff] [blame] | 83 | /* Install and free a interrupt handler. Not implemented yet. */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 84 | |
| 85 | void |
| 86 | irq_install_handler(int vec, interrupt_handler_t *handler, void *arg) |
| 87 | { |
| 88 | return; |
| 89 | } |
| 90 | |
| 91 | void |
| 92 | irq_free_handler(int vec) |
| 93 | { |
| 94 | return; |
| 95 | } |
| 96 | |
Kumar Gala | 9cff444 | 2008-08-19 14:46:36 -0500 | [diff] [blame] | 97 | void timer_interrupt_cpu(struct pt_regs *regs) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 98 | { |
Kumar Gala | 9cff444 | 2008-08-19 14:46:36 -0500 | [diff] [blame] | 99 | /* PIS is same as DIS, dec interrupt status */ |
wdenk | 343117b | 2005-05-13 22:49:36 +0000 | [diff] [blame] | 100 | mtspr(SPRN_TSR, TSR_PIS); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 101 | } |
| 102 | |
Jon Loeliger | 4431283 | 2007-07-09 19:06:00 -0500 | [diff] [blame] | 103 | #if defined(CONFIG_CMD_IRQ) |
Kumar Gala | 9cff444 | 2008-08-19 14:46:36 -0500 | [diff] [blame] | 104 | /* irqinfo - print information about PCI devices,not implemented. */ |
Simon Glass | 0914011 | 2020-05-10 11:40:03 -0600 | [diff] [blame^] | 105 | int do_irqinfo(struct cmd_tbl *cmdtp, int flag, int argc, char *const argv[]) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 106 | { |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 107 | return 0; |
| 108 | } |
Jon Loeliger | 4431283 | 2007-07-09 19:06:00 -0500 | [diff] [blame] | 109 | #endif |