blob: 806f00555f98503d16f5226d0de1040b49940564 [file] [log] [blame]
TsiChungLiew8ae158c2007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew8ae158c2007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiew8ae158c2007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
38/* Command line configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050039#define CONFIG_CMD_IDE
40#define CONFIG_CMD_JFFS2
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050041#undef CONFIG_CMD_PCI
TsiChungLiew8ae158c2007-08-16 15:05:11 -050042#define CONFIG_CMD_REGINFO
TsiChungLiew8ae158c2007-08-16 15:05:11 -050043
44/* Network configuration */
45#define CONFIG_MCFFEC
46#ifdef CONFIG_MCFFEC
TsiChungLiew8ae158c2007-08-16 15:05:11 -050047# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050048# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049# define CONFIG_SYS_DISCOVER_PHY
50# define CONFIG_SYS_RX_ETH_BUFFER 8
51# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050052
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053# define CONFIG_SYS_FEC0_PINMUX 0
54# define CONFIG_SYS_FEC1_PINMUX 0
55# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
56# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050057# define MCFFEC_TOUT_LOOP 50000
58# define CONFIG_HAS_ETH1
59
TsiChungLiew8ae158c2007-08-16 15:05:11 -050060# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiew8ae158c2007-08-16 15:05:11 -050061# define CONFIG_ETHPRIME "FEC0"
62# define CONFIG_IPADDR 192.162.1.2
63# define CONFIG_NETMASK 255.255.255.0
64# define CONFIG_SERVERIP 192.162.1.1
65# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
68# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050069# define FECDUPLEX FULL
70# define FECSPEED _100BASET
71# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
73# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050074# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050076#endif
77
78#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050080/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050082#define CONFIG_EXTRA_ENV_SETTINGS \
83 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020084 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050085 "loadaddr=0x40010000\0" \
86 "sbfhdr=sbfhdr.bin\0" \
87 "uboot=u-boot.bin\0" \
88 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020089 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050090 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080091 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050092 "sf erase 0 30000;" \
93 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050094 "save\0" \
95 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050096#else
97/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#ifdef CONFIG_SYS_ATMEL_BOOT
99# define CONFIG_SYS_UBOOT_END 0x0403FFFF
100#elif defined(CONFIG_SYS_INTEL_BOOT)
101# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -0500102#endif
103#define CONFIG_EXTRA_ENV_SETTINGS \
104 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200105 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -0500106 "loadaddr=0x40010000\0" \
107 "uboot=u-boot.bin\0" \
108 "load=tftp ${loadaddr} ${uboot}\0" \
109 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200110 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
111 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
112 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
113 __stringify(CONFIG_SYS_UBOOT_END) ";" \
114 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -0500115 " ${filesize}; save\0" \
116 ""
117#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500118
119/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500120#define CONFIG_IDE_RESET 1
121#define CONFIG_IDE_PREINIT 1
122#define CONFIG_ATAPI
123#undef CONFIG_LBA48
124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_IDE_MAXBUS 1
126#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
129#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
132#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
133#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
134#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500135
136/* Realtime clock */
137#define CONFIG_MCFRTC
138#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500140
141/* Timer */
142#define CONFIG_MCFTMR
143#undef CONFIG_MCFPIT
144
145/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200146#define CONFIG_SYS_I2C
147#define CONFIG_SYS_I2C_FSL
148#define CONFIG_SYS_FSL_I2C_SPEED 80000
149#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800150#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500152
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500153/* DSPI and Serial Flash */
TsiChung Liewee0a8462009-06-30 14:18:29 +0000154#define CONFIG_CF_SPI
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500155#define CONFIG_CF_DSPI
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500156#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500158#ifdef CONFIG_CMD_SPI
TsiChung Liew922cd752008-08-06 19:14:08 -0500159
TsiChung Liewee0a8462009-06-30 14:18:29 +0000160# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
161 DSPI_CTAR_PCSSCK_1CLK | \
162 DSPI_CTAR_PASC(0) | \
163 DSPI_CTAR_PDT(0) | \
164 DSPI_CTAR_CSSCK(0) | \
165 DSPI_CTAR_ASC(0) | \
166 DSPI_CTAR_DT(1))
TsiChung Liewa7323bb2008-07-23 17:53:36 -0500167#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500168
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500169/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500170#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500171#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
176#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
177#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500178
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
180#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
181#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
184#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
185#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500186#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500187
188/* FPGA - Spartan 2 */
189/* experiment
Michal Simekb03b25c2013-05-01 18:05:56 +0200190#define CONFIG_FPGA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500191#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FPGA_PROG_FEEDBACK
193#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500194*/
195
196/* Input, PCI, Flexbus, and VCO */
197#define CONFIG_EXTRA_CLOCK
198
TsiChung Liew9f751552008-07-23 20:38:53 -0500199#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500202
203#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500205#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500207#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
209#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
210#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500215
216/*
217 * Low Level Configuration Settings
218 * (address mappings, register initial values, etc.)
219 * You should know what you are doing if you make changes here.
220 */
221
222/*-----------------------------------------------------------------------
223 * Definitions for initial stack pointer and data area (in DPRAM)
224 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200226#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200228#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200230#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500231
232/*-----------------------------------------------------------------------
233 * Start addresses for the final memory configuration
234 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500236 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_SDRAM_BASE 0x40000000
238#define CONFIG_SYS_SDRAM_BASE1 0x48000000
239#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
240#define CONFIG_SYS_SDRAM_CFG1 0x65311610
241#define CONFIG_SYS_SDRAM_CFG2 0x59670000
242#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
243#define CONFIG_SYS_SDRAM_EMOD 0x40010000
244#define CONFIG_SYS_SDRAM_MODE 0x00010033
245#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
248#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500249
TsiChung Liew9f751552008-07-23 20:38:53 -0500250#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800251# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200252# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500253#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500255#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
257#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800258
259/* Reserve 256 kB for malloc() */
260#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500261
262/*
263 * For booting Linux, the board info and command line data
264 * have to be in the first 8 MB of memory, since this is
265 * the maximum mapped by the Linux kernel during initialization ??
266 */
267/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500269
TsiChung Liew9f751552008-07-23 20:38:53 -0500270/*
271 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800272 * Environment is not embedded in u-boot. First time runing may have env
273 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500274 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500275#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD0b5099a2008-09-10 22:48:00 +0200276# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200277# define CONFIG_ENV_SPI_CS 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500278#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200279# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew9f751552008-07-23 20:38:53 -0500280#endif
281#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500282
283/*-----------------------------------------------------------------------
284 * FLASH organization
285 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000287# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
288# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200289# define CONFIG_ENV_OFFSET 0x30000
290# define CONFIG_ENV_SIZE 0x2000
291# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500292#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#ifdef CONFIG_SYS_ATMEL_BOOT
294# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
295# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
296# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jin09933fb2011-08-19 10:10:40 +0800297# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
298# define CONFIG_ENV_SIZE 0x2000
299# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew9f751552008-07-23 20:38:53 -0500300#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#ifdef CONFIG_SYS_INTEL_BOOT
302# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
303# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
304# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
305# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200306# define CONFIG_ENV_SIZE 0x2000
307# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500308#endif
309
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_FLASH_CFI
311#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500312
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200313# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewbbf6bbf2009-06-11 12:50:05 +0000314# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
316# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
317# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
318# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
319# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
320# define CONFIG_SYS_FLASH_CHECKSUM
321# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500322# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500323
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500324#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325# define CONFIG_SYS_ATMEL_REGION 4
326# define CONFIG_SYS_ATMEL_TOTALSECT 11
327# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
328# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500329#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500330#endif
331
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500332/*
333 * This is setting for JFFS2 support in u-boot.
334 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
335 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500336#ifdef CONFIG_CMD_JFFS2
337#ifdef CF_STMICRO_BOOT
338# define CONFIG_JFFS2_DEV "nor1"
339# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500341#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500343# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500344# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500346#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500348# define CONFIG_JFFS2_DEV "nor0"
349# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500351#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500352#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500353
354/*-----------------------------------------------------------------------
355 * Cache Configuration
356 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500358
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600359#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200360 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600361#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200362 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600363#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
364#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
365#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
366 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
367 CF_ACR_EN | CF_ACR_SM_ALL)
368#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
369 CF_CACR_ICINVA | CF_CACR_EUSP)
370#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
371 CF_CACR_DEC | CF_CACR_DDCM_P | \
372 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
373
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500374/*-----------------------------------------------------------------------
375 * Memory bank definitions
376 */
377/*
378 * CS0 - NOR Flash 1, 2, 4, or 8MB
379 * CS1 - CompactFlash and registers
380 * CS2 - CPLD
381 * CS3 - FPGA
382 * CS4 - Available
383 * CS5 - Available
384 */
385
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500387 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_CS0_BASE 0x04000000
389#define CONFIG_SYS_CS0_MASK 0x00070001
390#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500391/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_CS1_BASE 0x00000000
393#define CONFIG_SYS_CS1_MASK 0x01FF0001
394#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500395
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500397#else
398/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_CS0_BASE 0x00000000
400#define CONFIG_SYS_CS0_MASK 0x01FF0001
401#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500402 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_CS1_BASE 0x04000000
404#define CONFIG_SYS_CS1_MASK 0x00070001
405#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500406
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200407#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500408#endif
409
410/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411#define CONFIG_SYS_CS2_BASE 0x08000000
412#define CONFIG_SYS_CS2_MASK 0x00070001
413#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500414
415/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_CS3_BASE 0x09000000
417#define CONFIG_SYS_CS3_MASK 0x00070001
418#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500419
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500420#endif /* _M54455EVB_H */