blob: 929c8e60d37cc3e4eebbe4a3a8d467968f123922 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek0f21f982013-04-22 11:23:16 +02002/*
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +05303 * Xilinx AXI platforms watchdog timer driver.
4 *
5 * Author(s): Michal Simek <michal.simek@xilinx.com>
6 * Shreenidhi Shedi <yesshedi@gmail.com>
7 *
8 * Copyright (c) 2011-2018 Xilinx Inc.
Michal Simek0f21f982013-04-22 11:23:16 +02009 */
10
11#include <common.h>
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053012#include <dm.h>
13#include <wdt.h>
14#include <linux/io.h>
Michal Simek0f21f982013-04-22 11:23:16 +020015
16#define XWT_CSR0_WRS_MASK 0x00000008 /* Reset status Mask */
17#define XWT_CSR0_WDS_MASK 0x00000004 /* Timer state Mask */
18#define XWT_CSR0_EWDT1_MASK 0x00000002 /* Enable bit 1 Mask*/
19#define XWT_CSRX_EWDT2_MASK 0x00000001 /* Enable bit 2 Mask */
20
21struct watchdog_regs {
22 u32 twcsr0; /* 0x0 */
23 u32 twcsr1; /* 0x4 */
24 u32 tbr; /* 0x8 */
25};
26
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053027struct xlnx_wdt_platdata {
28 bool enable_once;
29 struct watchdog_regs *regs;
30};
Michal Simek0f21f982013-04-22 11:23:16 +020031
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053032static int xlnx_wdt_reset(struct udevice *dev)
Michal Simek0f21f982013-04-22 11:23:16 +020033{
34 u32 reg;
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053035 struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
36
37 debug("%s ", __func__);
Michal Simek0f21f982013-04-22 11:23:16 +020038
39 /* Read the current contents of TCSR0 */
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053040 reg = readl(&platdata->regs->twcsr0);
Michal Simek0f21f982013-04-22 11:23:16 +020041
42 /* Clear the watchdog WDS bit */
43 if (reg & (XWT_CSR0_EWDT1_MASK | XWT_CSRX_EWDT2_MASK))
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053044 writel(reg | XWT_CSR0_WDS_MASK, &platdata->regs->twcsr0);
45
46 return 0;
Michal Simek0f21f982013-04-22 11:23:16 +020047}
48
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053049static int xlnx_wdt_stop(struct udevice *dev)
Michal Simek0f21f982013-04-22 11:23:16 +020050{
51 u32 reg;
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053052 struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
53
54 if (platdata->enable_once) {
55 debug("Can't stop Xilinx watchdog.\n");
56 return -EBUSY;
57 }
Michal Simek0f21f982013-04-22 11:23:16 +020058
59 /* Read the current contents of TCSR0 */
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053060 reg = readl(&platdata->regs->twcsr0);
Michal Simek0f21f982013-04-22 11:23:16 +020061
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053062 writel(reg & ~XWT_CSR0_EWDT1_MASK, &platdata->regs->twcsr0);
63 writel(~XWT_CSRX_EWDT2_MASK, &platdata->regs->twcsr1);
Michal Simek0f21f982013-04-22 11:23:16 +020064
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053065 debug("Watchdog disabled!\n");
66
67 return 0;
Michal Simek0f21f982013-04-22 11:23:16 +020068}
69
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053070static int xlnx_wdt_start(struct udevice *dev, u64 timeout, ulong flags)
Michal Simek0f21f982013-04-22 11:23:16 +020071{
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053072 struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
Michal Simek0f21f982013-04-22 11:23:16 +020073
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053074 debug("%s:\n", __func__);
Michal Simek0f21f982013-04-22 11:23:16 +020075
76 writel((XWT_CSR0_WRS_MASK | XWT_CSR0_WDS_MASK | XWT_CSR0_EWDT1_MASK),
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053077 &platdata->regs->twcsr0);
Michal Simek0f21f982013-04-22 11:23:16 +020078
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053079 writel(XWT_CSRX_EWDT2_MASK, &platdata->regs->twcsr1);
80
81 return 0;
Michal Simek0f21f982013-04-22 11:23:16 +020082}
Shreenidhi Shedie0e9caa2018-07-15 02:05:41 +053083
84static int xlnx_wdt_probe(struct udevice *dev)
85{
86 debug("%s: Probing wdt%u\n", __func__, dev->seq);
87
88 return 0;
89}
90
91static int xlnx_wdt_ofdata_to_platdata(struct udevice *dev)
92{
93 struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
94
95 platdata->regs = (struct watchdog_regs *)dev_read_addr(dev);
96 if (IS_ERR(platdata->regs))
97 return PTR_ERR(platdata->regs);
98
99 platdata->enable_once = dev_read_u32_default(dev,
100 "xlnx,wdt-enable-once", 0);
101
102 debug("%s: wdt-enable-once %d\n", __func__, platdata->enable_once);
103
104 return 0;
105}
106
107static const struct wdt_ops xlnx_wdt_ops = {
108 .start = xlnx_wdt_start,
109 .reset = xlnx_wdt_reset,
110 .stop = xlnx_wdt_stop,
111};
112
113static const struct udevice_id xlnx_wdt_ids[] = {
114 { .compatible = "xlnx,xps-timebase-wdt-1.00.a", },
115 { .compatible = "xlnx,xps-timebase-wdt-1.01.a", },
116 {},
117};
118
119U_BOOT_DRIVER(xlnx_wdt) = {
120 .name = "xlnx_wdt",
121 .id = UCLASS_WDT,
122 .of_match = xlnx_wdt_ids,
123 .probe = xlnx_wdt_probe,
124 .platdata_auto_alloc_size = sizeof(struct xlnx_wdt_platdata),
125 .ofdata_to_platdata = xlnx_wdt_ofdata_to_platdata,
126 .ops = &xlnx_wdt_ops,
127};