Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2012 The Chromium OS Authors. |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
| 7 | * This is a GPIO driver for Intel ICH6 and later. The x86 GPIOs are accessed |
| 8 | * through the PCI bus. Each PCI device has 256 bytes of configuration space, |
| 9 | * consisting of a standard header and a device-specific set of registers. PCI |
| 10 | * bus 0, device 31, function 0 gives us access to the chipset GPIOs (among |
| 11 | * other things). Within the PCI configuration space, the GPIOBASE register |
| 12 | * tells us where in the device's I/O region we can find more registers to |
| 13 | * actually access the GPIOs. |
| 14 | * |
| 15 | * PCI bus/device/function 0:1f:0 => PCI config registers |
| 16 | * PCI config register "GPIOBASE" |
| 17 | * PCI I/O space + [GPIOBASE] => start of GPIO registers |
| 18 | * GPIO registers => gpio pin function, direction, value |
Bill Richardson | 57be917 | 2012-10-20 11:44:36 +0000 | [diff] [blame] | 19 | * |
| 20 | * |
| 21 | * Danger Will Robinson! Bank 0 (GPIOs 0-31) seems to be fairly stable. Most |
| 22 | * ICH versions have more, but the decoding the matrix that describes them is |
| 23 | * absurdly complex and constantly changing. We'll provide Bank 1 and Bank 2, |
| 24 | * but they will ONLY work for certain unspecified chipsets because the offset |
| 25 | * from GPIOBASE changes randomly. Even then, many GPIOs are unimplemented or |
| 26 | * reserved or subject to arcane restrictions. |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 27 | */ |
| 28 | |
| 29 | #include <common.h> |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 30 | #include <dm.h> |
| 31 | #include <errno.h> |
| 32 | #include <fdtdec.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 33 | #include <log.h> |
Bin Meng | 3ddc1c7 | 2016-02-01 01:40:47 -0800 | [diff] [blame] | 34 | #include <pch.h> |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 35 | #include <pci.h> |
Simon Glass | 15cf75e | 2016-03-11 22:07:14 -0700 | [diff] [blame] | 36 | #include <asm/cpu.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 37 | #include <asm/global_data.h> |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 38 | #include <asm/gpio.h> |
| 39 | #include <asm/io.h> |
Simon Glass | 1b4f25f | 2014-11-12 22:42:24 -0700 | [diff] [blame] | 40 | #include <asm/pci.h> |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 41 | |
Simon Glass | 8b09791 | 2015-07-31 09:31:31 -0600 | [diff] [blame] | 42 | DECLARE_GLOBAL_DATA_PTR; |
| 43 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 44 | #define GPIO_PER_BANK 32 |
| 45 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 46 | struct ich6_bank_priv { |
| 47 | /* These are I/O addresses */ |
Bin Meng | b71eec3 | 2014-12-17 15:50:38 +0800 | [diff] [blame] | 48 | uint16_t use_sel; |
| 49 | uint16_t io_sel; |
| 50 | uint16_t lvl; |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 51 | u32 lvl_write_cache; |
| 52 | bool use_lvl_write_cache; |
Bill Richardson | 57be917 | 2012-10-20 11:44:36 +0000 | [diff] [blame] | 53 | }; |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 54 | |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 55 | #define GPIO_USESEL_OFFSET(x) (x) |
| 56 | #define GPIO_IOSEL_OFFSET(x) (x + 4) |
| 57 | #define GPIO_LVL_OFFSET(x) (x + 8) |
| 58 | |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 59 | static int _ich6_gpio_set_value(struct ich6_bank_priv *bank, unsigned offset, |
| 60 | int value) |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 61 | { |
| 62 | u32 val; |
| 63 | |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 64 | if (bank->use_lvl_write_cache) |
| 65 | val = bank->lvl_write_cache; |
| 66 | else |
| 67 | val = inl(bank->lvl); |
| 68 | |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 69 | if (value) |
| 70 | val |= (1UL << offset); |
| 71 | else |
| 72 | val &= ~(1UL << offset); |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 73 | outl(val, bank->lvl); |
| 74 | if (bank->use_lvl_write_cache) |
| 75 | bank->lvl_write_cache = val; |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 76 | |
| 77 | return 0; |
| 78 | } |
| 79 | |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 80 | static int _ich6_gpio_set_direction(uint16_t base, unsigned offset, int dir) |
| 81 | { |
| 82 | u32 val; |
| 83 | |
| 84 | if (!dir) { |
| 85 | val = inl(base); |
| 86 | val |= (1UL << offset); |
| 87 | outl(val, base); |
| 88 | } else { |
| 89 | val = inl(base); |
| 90 | val &= ~(1UL << offset); |
| 91 | outl(val, base); |
| 92 | } |
| 93 | |
| 94 | return 0; |
| 95 | } |
| 96 | |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 97 | static int gpio_ich6_of_to_plat(struct udevice *dev) |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 98 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 99 | struct ich6_bank_plat *plat = dev_get_plat(dev); |
Bin Meng | 3ddc1c7 | 2016-02-01 01:40:47 -0800 | [diff] [blame] | 100 | u32 gpiobase; |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 101 | int offset; |
Bin Meng | 3ddc1c7 | 2016-02-01 01:40:47 -0800 | [diff] [blame] | 102 | int ret; |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 103 | |
Bin Meng | 3ddc1c7 | 2016-02-01 01:40:47 -0800 | [diff] [blame] | 104 | ret = pch_get_gpio_base(dev->parent, &gpiobase); |
| 105 | if (ret) |
| 106 | return ret; |
| 107 | |
Simon Glass | e160f7d | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 108 | offset = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "reg", -1); |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 109 | if (offset == -1) { |
| 110 | debug("%s: Invalid register offset %d\n", __func__, offset); |
| 111 | return -EINVAL; |
| 112 | } |
Simon Glass | d6d50db | 2016-03-06 19:28:13 -0700 | [diff] [blame] | 113 | plat->offset = offset; |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 114 | plat->base_addr = gpiobase + offset; |
Simon Glass | e160f7d | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 115 | plat->bank_name = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 116 | "bank-name", NULL); |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 117 | |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 118 | return 0; |
| 119 | } |
| 120 | |
Simon Glass | 1b4f25f | 2014-11-12 22:42:24 -0700 | [diff] [blame] | 121 | static int ich6_gpio_probe(struct udevice *dev) |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 122 | { |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 123 | struct ich6_bank_plat *plat = dev_get_plat(dev); |
Simon Glass | e564f05 | 2015-03-05 12:25:20 -0700 | [diff] [blame] | 124 | struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev); |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 125 | struct ich6_bank_priv *bank = dev_get_priv(dev); |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 126 | const void *prop; |
Bin Meng | 2795573 | 2014-12-12 21:05:23 +0800 | [diff] [blame] | 127 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 128 | uc_priv->gpio_count = GPIO_PER_BANK; |
| 129 | uc_priv->bank_name = plat->bank_name; |
| 130 | bank->use_sel = plat->base_addr; |
| 131 | bank->io_sel = plat->base_addr + 4; |
| 132 | bank->lvl = plat->base_addr + 8; |
| 133 | |
Simon Glass | da409cc | 2017-05-17 17:18:09 -0600 | [diff] [blame] | 134 | prop = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 135 | "use-lvl-write-cache", NULL); |
| 136 | if (prop) |
| 137 | bank->use_lvl_write_cache = true; |
| 138 | else |
| 139 | bank->use_lvl_write_cache = false; |
| 140 | bank->lvl_write_cache = 0; |
| 141 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 142 | return 0; |
| 143 | } |
| 144 | |
Simon Glass | 1b4f25f | 2014-11-12 22:42:24 -0700 | [diff] [blame] | 145 | static int ich6_gpio_request(struct udevice *dev, unsigned offset, |
| 146 | const char *label) |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 147 | { |
| 148 | struct ich6_bank_priv *bank = dev_get_priv(dev); |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 149 | u32 tmplong; |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 150 | |
| 151 | /* |
| 152 | * Make sure that the GPIO pin we want isn't already in use for some |
| 153 | * built-in hardware function. We have to check this for every |
| 154 | * requested pin. |
| 155 | */ |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 156 | tmplong = inl(bank->use_sel); |
| 157 | if (!(tmplong & (1UL << offset))) { |
Bill Richardson | 57be917 | 2012-10-20 11:44:36 +0000 | [diff] [blame] | 158 | debug("%s: gpio %d is reserved for internal use\n", __func__, |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 159 | offset); |
| 160 | return -EPERM; |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 161 | } |
| 162 | |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 163 | return 0; |
| 164 | } |
| 165 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 166 | static int ich6_gpio_direction_input(struct udevice *dev, unsigned offset) |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 167 | { |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 168 | struct ich6_bank_priv *bank = dev_get_priv(dev); |
Bill Richardson | 57be917 | 2012-10-20 11:44:36 +0000 | [diff] [blame] | 169 | |
Simon Glass | e7cc0b6 | 2015-08-22 15:58:58 -0600 | [diff] [blame] | 170 | return _ich6_gpio_set_direction(bank->io_sel, offset, 0); |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 171 | } |
| 172 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 173 | static int ich6_gpio_direction_output(struct udevice *dev, unsigned offset, |
| 174 | int value) |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 175 | { |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 176 | int ret; |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 177 | struct ich6_bank_priv *bank = dev_get_priv(dev); |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 178 | |
Simon Glass | e7cc0b6 | 2015-08-22 15:58:58 -0600 | [diff] [blame] | 179 | ret = _ich6_gpio_set_direction(bank->io_sel, offset, 1); |
Gabriel Huau | 5318f18 | 2015-05-25 22:27:37 -0700 | [diff] [blame] | 180 | if (ret) |
| 181 | return ret; |
Axel Lin | 0a54745 | 2014-12-07 12:48:27 +0800 | [diff] [blame] | 182 | |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 183 | return _ich6_gpio_set_value(bank, offset, value); |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 186 | static int ich6_gpio_get_value(struct udevice *dev, unsigned offset) |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 187 | { |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 188 | struct ich6_bank_priv *bank = dev_get_priv(dev); |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 189 | u32 tmplong; |
Bill Richardson | 57be917 | 2012-10-20 11:44:36 +0000 | [diff] [blame] | 190 | int r; |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 191 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 192 | tmplong = inl(bank->lvl); |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 193 | if (bank->use_lvl_write_cache) |
| 194 | tmplong |= bank->lvl_write_cache; |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 195 | r = (tmplong & (1UL << offset)) ? 1 : 0; |
Bill Richardson | 57be917 | 2012-10-20 11:44:36 +0000 | [diff] [blame] | 196 | return r; |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 197 | } |
| 198 | |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 199 | static int ich6_gpio_set_value(struct udevice *dev, unsigned offset, |
| 200 | int value) |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 201 | { |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 202 | struct ich6_bank_priv *bank = dev_get_priv(dev); |
Bin Meng | 770ee01 | 2017-05-07 19:52:29 -0700 | [diff] [blame] | 203 | return _ich6_gpio_set_value(bank, offset, value); |
Bill Richardson | 55ae10f | 2012-10-20 11:44:34 +0000 | [diff] [blame] | 204 | } |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 205 | |
| 206 | static int ich6_gpio_get_function(struct udevice *dev, unsigned offset) |
| 207 | { |
| 208 | struct ich6_bank_priv *bank = dev_get_priv(dev); |
| 209 | u32 mask = 1UL << offset; |
| 210 | |
| 211 | if (!(inl(bank->use_sel) & mask)) |
| 212 | return GPIOF_FUNC; |
| 213 | if (inl(bank->io_sel) & mask) |
| 214 | return GPIOF_INPUT; |
| 215 | else |
| 216 | return GPIOF_OUTPUT; |
| 217 | } |
| 218 | |
| 219 | static const struct dm_gpio_ops gpio_ich6_ops = { |
| 220 | .request = ich6_gpio_request, |
| 221 | .direction_input = ich6_gpio_direction_input, |
| 222 | .direction_output = ich6_gpio_direction_output, |
| 223 | .get_value = ich6_gpio_get_value, |
| 224 | .set_value = ich6_gpio_set_value, |
| 225 | .get_function = ich6_gpio_get_function, |
| 226 | }; |
| 227 | |
| 228 | static const struct udevice_id intel_ich6_gpio_ids[] = { |
| 229 | { .compatible = "intel,ich6-gpio" }, |
| 230 | { } |
| 231 | }; |
| 232 | |
| 233 | U_BOOT_DRIVER(gpio_ich6) = { |
| 234 | .name = "gpio_ich6", |
| 235 | .id = UCLASS_GPIO, |
| 236 | .of_match = intel_ich6_gpio_ids, |
| 237 | .ops = &gpio_ich6_ops, |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 238 | .of_to_plat = gpio_ich6_of_to_plat, |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 239 | .probe = ich6_gpio_probe, |
Simon Glass | 41575d8 | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 240 | .priv_auto = sizeof(struct ich6_bank_priv), |
Simon Glass | 8a8d24b | 2020-12-03 16:55:23 -0700 | [diff] [blame] | 241 | .plat_auto = sizeof(struct ich6_bank_plat), |
Simon Glass | 7414112 | 2014-10-10 07:49:18 -0600 | [diff] [blame] | 242 | }; |