blob: c3092f2b9fb872f408750e9ef70e81d09b25dac3 [file] [log] [blame]
Bin Menga65b25d2015-05-07 21:34:08 +08001/*
2 * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
Bin Meng60392002016-02-01 01:40:56 -08008#include <pci.h>
Miao Yan18686592016-05-22 19:37:17 -07009#include <qfw.h>
Bin Meng5c564222015-06-03 09:20:06 +080010#include <asm/irq.h>
Bin Menga65b25d2015-05-07 21:34:08 +080011#include <asm/post.h>
12#include <asm/processor.h>
Bin Meng48748592015-11-06 02:04:49 -080013#include <asm/arch/device.h>
14#include <asm/arch/qemu.h>
15
16static bool i440fx;
17
Miao Yan2e82e742016-05-22 19:37:15 -070018#ifdef CONFIG_QFW
19
Miao Yan331ba7d2016-05-22 19:37:16 -070020/* on x86, the qfw registers are all IO ports */
Miao Yan2e82e742016-05-22 19:37:15 -070021#define FW_CONTROL_PORT 0x510
22#define FW_DATA_PORT 0x511
23#define FW_DMA_PORT_LOW 0x514
24#define FW_DMA_PORT_HIGH 0x518
25
26static void qemu_x86_fwcfg_read_entry_pio(uint16_t entry,
27 uint32_t size, void *address)
28{
29 uint32_t i = 0;
30 uint8_t *data = address;
31
32 /*
33 * writting FW_CFG_INVALID will cause read operation to resume at
34 * last offset, otherwise read will start at offset 0
Miao Yan331ba7d2016-05-22 19:37:16 -070035 *
36 * Note: on platform where the control register is IO port, the
37 * endianness is little endian.
Miao Yan2e82e742016-05-22 19:37:15 -070038 */
39 if (entry != FW_CFG_INVALID)
Miao Yan331ba7d2016-05-22 19:37:16 -070040 outw(cpu_to_le16(entry), FW_CONTROL_PORT);
41
42 /* the endianness of data register is string-preserving */
Miao Yan2e82e742016-05-22 19:37:15 -070043 while (size--)
44 data[i++] = inb(FW_DATA_PORT);
45}
46
47static void qemu_x86_fwcfg_read_entry_dma(struct fw_cfg_dma_access *dma)
48{
Miao Yan331ba7d2016-05-22 19:37:16 -070049 /* the DMA address register is big endian */
Miao Yan2e82e742016-05-22 19:37:15 -070050 outl(cpu_to_be32((uint32_t)dma), FW_DMA_PORT_HIGH);
51
52 while (be32_to_cpu(dma->control) & ~FW_CFG_DMA_ERROR)
53 __asm__ __volatile__ ("pause");
54}
55
56static struct fw_cfg_arch_ops fwcfg_x86_ops = {
57 .arch_read_pio = qemu_x86_fwcfg_read_entry_pio,
58 .arch_read_dma = qemu_x86_fwcfg_read_entry_dma
59};
60#endif
61
Miao Yana3b15a02016-01-20 01:57:05 -080062static void enable_pm_piix(void)
63{
64 u8 en;
65 u16 cmd;
66
67 /* Set the PM I/O base */
Bin Meng60392002016-02-01 01:40:56 -080068 pci_write_config32(PIIX_PM, PMBA, CONFIG_ACPI_PM1_BASE | 1);
Miao Yana3b15a02016-01-20 01:57:05 -080069
70 /* Enable access to the PM I/O space */
Bin Meng60392002016-02-01 01:40:56 -080071 pci_read_config16(PIIX_PM, PCI_COMMAND, &cmd);
Miao Yana3b15a02016-01-20 01:57:05 -080072 cmd |= PCI_COMMAND_IO;
Bin Meng60392002016-02-01 01:40:56 -080073 pci_write_config16(PIIX_PM, PCI_COMMAND, cmd);
Miao Yana3b15a02016-01-20 01:57:05 -080074
75 /* PM I/O Space Enable (PMIOSE) */
Bin Meng60392002016-02-01 01:40:56 -080076 pci_read_config8(PIIX_PM, PMREGMISC, &en);
Miao Yana3b15a02016-01-20 01:57:05 -080077 en |= PMIOSE;
Bin Meng60392002016-02-01 01:40:56 -080078 pci_write_config8(PIIX_PM, PMREGMISC, en);
Miao Yana3b15a02016-01-20 01:57:05 -080079}
80
81static void enable_pm_ich9(void)
82{
83 /* Set the PM I/O base */
Bin Meng60392002016-02-01 01:40:56 -080084 pci_write_config32(ICH9_PM, PMBA, CONFIG_ACPI_PM1_BASE | 1);
Miao Yana3b15a02016-01-20 01:57:05 -080085}
86
Bin Meng48748592015-11-06 02:04:49 -080087static void qemu_chipset_init(void)
88{
89 u16 device, xbcs;
90 int pam, i;
91
92 /*
93 * i440FX and Q35 chipset have different PAM register offset, but with
94 * the same bitfield layout. Here we determine the offset based on its
95 * PCI device ID.
96 */
Bin Meng60392002016-02-01 01:40:56 -080097 pci_read_config16(PCI_BDF(0, 0, 0), PCI_DEVICE_ID, &device);
Bin Meng48748592015-11-06 02:04:49 -080098 i440fx = (device == PCI_DEVICE_ID_INTEL_82441);
99 pam = i440fx ? I440FX_PAM : Q35_PAM;
100
101 /*
102 * Initialize Programmable Attribute Map (PAM) Registers
103 *
104 * Configure legacy segments C/D/E/F to system RAM
105 */
106 for (i = 0; i < PAM_NUM; i++)
Bin Meng60392002016-02-01 01:40:56 -0800107 pci_write_config8(PCI_BDF(0, 0, 0), pam + i, PAM_RW);
Bin Meng48748592015-11-06 02:04:49 -0800108
109 if (i440fx) {
110 /*
111 * Enable legacy IDE I/O ports decode
112 *
113 * Note: QEMU always decode legacy IDE I/O port on PIIX chipset.
114 * However Linux ata_piix driver does sanity check on these two
115 * registers to see whether legacy ports decode is turned on.
116 * This is to make Linux ata_piix driver happy.
117 */
Bin Meng60392002016-02-01 01:40:56 -0800118 pci_write_config16(PIIX_IDE, IDE0_TIM, IDE_DECODE_EN);
119 pci_write_config16(PIIX_IDE, IDE1_TIM, IDE_DECODE_EN);
Bin Meng48748592015-11-06 02:04:49 -0800120
121 /* Enable I/O APIC */
Bin Meng60392002016-02-01 01:40:56 -0800122 pci_read_config16(PIIX_ISA, XBCS, &xbcs);
Bin Meng48748592015-11-06 02:04:49 -0800123 xbcs |= APIC_EN;
Bin Meng60392002016-02-01 01:40:56 -0800124 pci_write_config16(PIIX_ISA, XBCS, xbcs);
Miao Yana3b15a02016-01-20 01:57:05 -0800125
126 enable_pm_piix();
Bin Meng48748592015-11-06 02:04:49 -0800127 } else {
128 /* Configure PCIe ECAM base address */
Bin Meng60392002016-02-01 01:40:56 -0800129 pci_write_config32(PCI_BDF(0, 0, 0), PCIEX_BAR,
130 CONFIG_PCIE_ECAM_BASE | BAR_EN);
Miao Yana3b15a02016-01-20 01:57:05 -0800131
132 enable_pm_ich9();
Bin Meng48748592015-11-06 02:04:49 -0800133 }
Miao Yanf60df202016-01-07 01:32:00 -0800134
Miao Yanfcf5c042016-05-22 19:37:14 -0700135#ifdef CONFIG_QFW
Miao Yan2e82e742016-05-22 19:37:15 -0700136 qemu_fwcfg_init(&fwcfg_x86_ops);
Miao Yanfcf5c042016-05-22 19:37:14 -0700137#endif
Bin Meng48748592015-11-06 02:04:49 -0800138}
Bin Menga65b25d2015-05-07 21:34:08 +0800139
140int arch_cpu_init(void)
141{
Bin Menga65b25d2015-05-07 21:34:08 +0800142 post_code(POST_CPU_INIT);
Bin Menga65b25d2015-05-07 21:34:08 +0800143
Masahiro Yamada0a8547a2016-09-06 22:17:36 +0900144 return x86_cpu_init_f();
Bin Menga65b25d2015-05-07 21:34:08 +0800145}
146
Simon Glasseeae5102015-08-04 12:34:03 -0600147#ifndef CONFIG_EFI_STUB
Bin Menga65b25d2015-05-07 21:34:08 +0800148int print_cpuinfo(void)
149{
150 post_code(POST_CPU_INFO);
151 return default_print_cpuinfo();
152}
Simon Glasseeae5102015-08-04 12:34:03 -0600153#endif
Bin Menga65b25d2015-05-07 21:34:08 +0800154
155void reset_cpu(ulong addr)
156{
157 /* cold reset */
158 x86_full_reset();
159}
Bin Meng5c564222015-06-03 09:20:06 +0800160
Bin Meng48748592015-11-06 02:04:49 -0800161int arch_early_init_r(void)
162{
163 qemu_chipset_init();
164
165 return 0;
166}
167
Bin Meng48748592015-11-06 02:04:49 -0800168#ifdef CONFIG_GENERATE_MP_TABLE
169int mp_determine_pci_dstirq(int bus, int dev, int func, int pirq)
170{
171 u8 irq;
172
173 if (i440fx) {
174 /*
175 * Not like most x86 platforms, the PIRQ[A-D] on PIIX3 are not
176 * connected to I/O APIC INTPIN#16-19. Instead they are routed
177 * to an irq number controled by the PIRQ routing register.
178 */
Bin Meng60392002016-02-01 01:40:56 -0800179 pci_read_config8(PCI_BDF(bus, dev, func),
180 PCI_INTERRUPT_LINE, &irq);
Bin Meng48748592015-11-06 02:04:49 -0800181 } else {
182 /*
183 * ICH9's PIRQ[A-H] are not consecutive numbers from 0 to 7.
184 * PIRQ[A-D] still maps to [0-3] but PIRQ[E-H] maps to [8-11].
185 */
186 irq = pirq < 8 ? pirq + 16 : pirq + 12;
187 }
188
189 return irq;
190}
191#endif