blob: 79e309c95c1345bb28535455026ef3f169f59c26 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk03f5c552004-10-10 21:21:55 +00002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2004, 2011 Freescale Semiconductor.
wdenk03f5c552004-10-10 21:21:55 +00004 */
5
6/*
7 * mpc8555cds board configuration file
8 *
9 * Please refer to doc/README.mpc85xxcds for more info.
10 *
11 */
wdenk03f5c552004-10-10 21:21:55 +000012#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/* High Level Configuration Options */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050016#define CONFIG_CPM2 1 /* has CPM2 */
wdenk03f5c552004-10-10 21:21:55 +000017
Gabor Juhos842033e2013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala0151cba2008-10-21 11:33:58 -050019#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
wdenk03f5c552004-10-10 21:21:55 +000020
wdenk03f5c552004-10-10 21:21:55 +000021#ifndef __ASSEMBLY__
22extern unsigned long get_clock_freq(void);
23#endif
24#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
25
26/*
27 * These can be toggled for performance analysis, otherwise use default.
28 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020029#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk03f5c552004-10-10 21:21:55 +000030#define CONFIG_BTB /* toggle branch predition */
wdenk03f5c552004-10-10 21:21:55 +000031
Timur Tabie46fedf2011-08-04 18:03:41 -050032#define CONFIG_SYS_CCSRBAR 0xe0000000
33#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
wdenk03f5c552004-10-10 21:21:55 +000034
Jon Loeliger2b40edb2008-03-18 11:12:42 -050035/* DDR Setup */
Jon Loeliger2b40edb2008-03-18 11:12:42 -050036#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
37#define CONFIG_DDR_SPD
Jon Loeliger2b40edb2008-03-18 11:12:42 -050038
39#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
40
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
42#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
wdenk03f5c552004-10-10 21:21:55 +000043
Jon Loeliger2b40edb2008-03-18 11:12:42 -050044#define CONFIG_DIMM_SLOTS_PER_CTLR 1
45#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
wdenk03f5c552004-10-10 21:21:55 +000046
Jon Loeliger2b40edb2008-03-18 11:12:42 -050047/* I2C addresses of SPD EEPROMs */
48#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
49
50/* Make sure required options are set */
wdenk03f5c552004-10-10 21:21:55 +000051#ifndef CONFIG_SPD_EEPROM
52#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
53#endif
54
wdenk03f5c552004-10-10 21:21:55 +000055/*
Jon Loeliger7202d432005-07-25 11:13:26 -050056 * Local Bus Definitions
wdenk03f5c552004-10-10 21:21:55 +000057 */
Jon Loeliger7202d432005-07-25 11:13:26 -050058
59/*
60 * FLASH on the Local Bus
61 * Two banks, 8M each, using the CFI driver.
62 * Boot from BR0/OR0 bank at 0xff00_0000
63 * Alternate BR1/OR1 bank at 0xff80_0000
64 *
65 * BR0, BR1:
66 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
67 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
68 * Port Size = 16 bits = BRx[19:20] = 10
69 * Use GPCM = BRx[24:26] = 000
70 * Valid = BRx[31] = 1
71 *
72 * 0 4 8 12 16 20 24 28
73 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
74 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
75 *
76 * OR0, OR1:
77 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
78 * Reserved ORx[17:18] = 11, confusion here?
79 * CSNT = ORx[20] = 1
80 * ACS = half cycle delay = ORx[21:22] = 11
81 * SCY = 6 = ORx[24:27] = 0110
82 * TRLX = use relaxed timing = ORx[29] = 1
83 * EAD = use external address latch delay = OR[31] = 1
84 *
85 * 0 4 8 12 16 20 24 28
86 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
87 */
88
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
wdenk03f5c552004-10-10 21:21:55 +000090
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_BR0_PRELIM 0xff801001
92#define CONFIG_SYS_BR1_PRELIM 0xff001001
wdenk03f5c552004-10-10 21:21:55 +000093
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_OR0_PRELIM 0xff806e65
95#define CONFIG_SYS_OR1_PRELIM 0xff806e65
wdenk03f5c552004-10-10 21:21:55 +000096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
98#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
99#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
100#undef CONFIG_SYS_FLASH_CHECKSUM
101#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
102#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk03f5c552004-10-10 21:21:55 +0000103
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200104#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
wdenk03f5c552004-10-10 21:21:55 +0000105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_FLASH_EMPTY_INFO
wdenk03f5c552004-10-10 21:21:55 +0000107
wdenk03f5c552004-10-10 21:21:55 +0000108/*
Jon Loeliger7202d432005-07-25 11:13:26 -0500109 * SDRAM on the Local Bus
wdenk03f5c552004-10-10 21:21:55 +0000110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
112#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk03f5c552004-10-10 21:21:55 +0000113
114/*
115 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
wdenk03f5c552004-10-10 21:21:55 +0000117 *
118 * For BR2, need:
119 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
120 * port-size = 32-bits = BR2[19:20] = 11
121 * no parity checking = BR2[21:22] = 00
122 * SDRAM for MSEL = BR2[24:26] = 011
123 * Valid = BR[31] = 1
124 *
125 * 0 4 8 12 16 20 24 28
126 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
127 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
wdenk03f5c552004-10-10 21:21:55 +0000129 * FIXME: the top 17 bits of BR2.
130 */
131
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_BR2_PRELIM 0xf0001861
wdenk03f5c552004-10-10 21:21:55 +0000133
134/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
wdenk03f5c552004-10-10 21:21:55 +0000136 *
137 * For OR2, need:
138 * 64MB mask for AM, OR2[0:7] = 1111 1100
139 * XAM, OR2[17:18] = 11
140 * 9 columns OR2[19-21] = 010
141 * 13 rows OR2[23-25] = 100
142 * EAD set for extra time OR[31] = 1
143 *
144 * 0 4 8 12 16 20 24 28
145 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
146 */
147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_OR2_PRELIM 0xfc006901
wdenk03f5c552004-10-10 21:21:55 +0000149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
151#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
152#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
153#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
wdenk03f5c552004-10-10 21:21:55 +0000154
155/*
wdenk03f5c552004-10-10 21:21:55 +0000156 * Common settings for all Local Bus SDRAM commands.
157 * At run time, either BSMA1516 (for CPU 1.1)
158 * or BSMA1617 (for CPU 1.0) (old)
159 * is OR'ed in too.
160 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500161#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
162 | LSDMR_PRETOACT7 \
163 | LSDMR_ACTTORW7 \
164 | LSDMR_BL8 \
165 | LSDMR_WRC4 \
166 | LSDMR_CL3 \
167 | LSDMR_RFEN \
wdenk03f5c552004-10-10 21:21:55 +0000168 )
169
170/*
171 * The CADMUS registers are connected to CS3 on CDS.
172 * The new memory map places CADMUS at 0xf8000000.
173 *
174 * For BR3, need:
175 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
176 * port-size = 8-bits = BR[19:20] = 01
177 * no parity checking = BR[21:22] = 00
178 * GPMC for MSEL = BR[24:26] = 000
179 * Valid = BR[31] = 1
180 *
181 * 0 4 8 12 16 20 24 28
182 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
183 *
184 * For OR3, need:
185 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
186 * disable buffer ctrl OR[19] = 0
187 * CSNT OR[20] = 1
188 * ACS OR[21:22] = 11
189 * XACS OR[23] = 1
190 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
191 * SETA OR[28] = 0
192 * TRLX OR[29] = 1
193 * EHTR OR[30] = 1
194 * EAD extra time OR[31] = 1
195 *
196 * 0 4 8 12 16 20 24 28
197 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
198 */
199
Jon Loeliger25eedb22008-03-19 15:02:07 -0500200#define CONFIG_FSL_CADMUS
201
wdenk03f5c552004-10-10 21:21:55 +0000202#define CADMUS_BASE_ADDR 0xf8000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_BR3_PRELIM 0xf8000801
204#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
wdenk03f5c552004-10-10 21:21:55 +0000205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_INIT_RAM_LOCK 1
207#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200208#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
wdenk03f5c552004-10-10 21:21:55 +0000209
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200210#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk03f5c552004-10-10 21:21:55 +0000212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
214#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk03f5c552004-10-10 21:21:55 +0000215
216/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_NS16550_SERIAL
218#define CONFIG_SYS_NS16550_REG_SIZE 1
219#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenk03f5c552004-10-10 21:21:55 +0000220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk03f5c552004-10-10 21:21:55 +0000222 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
223
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
225#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
wdenk03f5c552004-10-10 21:21:55 +0000226
Jon Loeliger20476722006-10-20 15:50:15 -0500227/*
228 * I2C
229 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200230#define CONFIG_SYS_I2C
231#define CONFIG_SYS_I2C_FSL
232#define CONFIG_SYS_FSL_I2C_SPEED 400000
233#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
234#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
235#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
wdenk03f5c552004-10-10 21:21:55 +0000236
Timur Tabie8d18542008-07-18 16:52:23 +0200237/* EEPROM */
238#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_I2C_EEPROM_CCID
240#define CONFIG_SYS_ID_EEPROM
241#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
242#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200243
wdenk03f5c552004-10-10 21:21:55 +0000244/*
245 * General PCI
246 * Addresses are mapped 1-1.
247 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600248#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600249#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600250#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600252#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600253#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
255#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000256
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600257#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600258#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600259#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600261#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600262#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
264#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
wdenk03f5c552004-10-10 21:21:55 +0000265
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700266#ifdef CONFIG_LEGACY
267#define BRIDGE_ID 17
268#define VIA_ID 2
269#else
270#define BRIDGE_ID 28
271#define VIA_ID 4
272#endif
wdenk03f5c552004-10-10 21:21:55 +0000273
274#if defined(CONFIG_PCI)
275
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500276#define CONFIG_MPC85XX_PCI2
wdenk03f5c552004-10-10 21:21:55 +0000277
wdenk03f5c552004-10-10 21:21:55 +0000278
Matthew McClintockbf1dfff2006-06-28 10:46:13 -0500279#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
wdenk03f5c552004-10-10 21:21:55 +0000281
282#endif /* CONFIG_PCI */
283
wdenk03f5c552004-10-10 21:21:55 +0000284#if defined(CONFIG_TSEC_ENET)
285
Kim Phillips255a35772007-05-16 16:52:19 -0500286#define CONFIG_TSEC1 1
287#define CONFIG_TSEC1_NAME "TSEC0"
288#define CONFIG_TSEC2 1
289#define CONFIG_TSEC2_NAME "TSEC1"
wdenk03f5c552004-10-10 21:21:55 +0000290#define TSEC1_PHY_ADDR 0
291#define TSEC2_PHY_ADDR 1
wdenk03f5c552004-10-10 21:21:55 +0000292#define TSEC1_PHYIDX 0
293#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500294#define TSEC1_FLAGS TSEC_GIGABIT
295#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500296
297/* Options are: TSEC[0-1] */
298#define CONFIG_ETHPRIME "TSEC0"
wdenk03f5c552004-10-10 21:21:55 +0000299
300#endif /* CONFIG_TSEC_ENET */
301
wdenk03f5c552004-10-10 21:21:55 +0000302/*
303 * Environment
304 */
wdenk03f5c552004-10-10 21:21:55 +0000305
306#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk03f5c552004-10-10 21:21:55 +0000308
Jon Loeliger2835e512007-06-13 13:22:08 -0500309/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500310 * BOOTP options
311 */
312#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500313
wdenk03f5c552004-10-10 21:21:55 +0000314#undef CONFIG_WATCHDOG /* watchdog disabled */
315
316/*
317 * Miscellaneous configurable options
318 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
wdenk03f5c552004-10-10 21:21:55 +0000320
321/*
322 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500323 * have to be in the first 64 MB of memory, since this is
wdenk03f5c552004-10-10 21:21:55 +0000324 * the maximum mapped by the Linux kernel during initialization.
325 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500326#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
327#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
wdenk03f5c552004-10-10 21:21:55 +0000328
Jon Loeliger2835e512007-06-13 13:22:08 -0500329#if defined(CONFIG_CMD_KGDB)
wdenk03f5c552004-10-10 21:21:55 +0000330#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenk03f5c552004-10-10 21:21:55 +0000331#endif
332
wdenk03f5c552004-10-10 21:21:55 +0000333/*
334 * Environment Configuration
335 */
wdenk03f5c552004-10-10 21:21:55 +0000336#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500337#define CONFIG_HAS_ETH0
wdenke2ffd592004-12-31 09:32:47 +0000338#define CONFIG_HAS_ETH1
wdenke2ffd592004-12-31 09:32:47 +0000339#define CONFIG_HAS_ETH2
wdenk03f5c552004-10-10 21:21:55 +0000340#endif
341
342#define CONFIG_IPADDR 192.168.1.253
343
Mario Six5bc05432018-03-28 14:38:20 +0200344#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000345#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000346#define CONFIG_BOOTFILE "your.uImage"
wdenk03f5c552004-10-10 21:21:55 +0000347
348#define CONFIG_SERVERIP 192.168.1.1
349#define CONFIG_GATEWAYIP 192.168.1.1
350#define CONFIG_NETMASK 255.255.255.0
351
352#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
353
wdenk03f5c552004-10-10 21:21:55 +0000354#define CONFIG_EXTRA_ENV_SETTINGS \
355 "netdev=eth0\0" \
356 "consoledev=ttyS1\0" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500357 "ramdiskaddr=600000\0" \
358 "ramdiskfile=your.ramdisk.u-boot\0" \
359 "fdtaddr=400000\0" \
360 "fdtfile=your.fdt.dtb\0"
wdenk03f5c552004-10-10 21:21:55 +0000361
362#define CONFIG_NFSBOOTCOMMAND \
363 "setenv bootargs root=/dev/nfs rw " \
364 "nfsroot=$serverip:$rootpath " \
365 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
366 "console=$consoledev,$baudrate $othbootargs;" \
367 "tftp $loadaddr $bootfile;" \
Andy Fleming8272dc22006-09-13 10:33:35 -0500368 "tftp $fdtaddr $fdtfile;" \
369 "bootm $loadaddr - $fdtaddr"
wdenk03f5c552004-10-10 21:21:55 +0000370
371#define CONFIG_RAMBOOTCOMMAND \
372 "setenv bootargs root=/dev/ram rw " \
373 "console=$consoledev,$baudrate $othbootargs;" \
374 "tftp $ramdiskaddr $ramdiskfile;" \
375 "tftp $loadaddr $bootfile;" \
376 "bootm $loadaddr $ramdiskaddr"
377
378#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
379
wdenk03f5c552004-10-10 21:21:55 +0000380#endif /* __CONFIG_H */